158 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.A new approach is introduced for solving the automatic random logic layout synthesis problem. The emphasis is on the global optimization which requires that partitioning, placement and synthesis schemes consider the two-dimensional nature of the problem. Divide-and-conquer principle is used for partitioning the logic into small cells. The placement and wire assignment scheme propagates the structural constraints of the module to the lowest level cells. Cells are then custom-synthesized under those structural constraints by the cell synthesizer. The cell synthesizer uses one-dimensional cell structures and new efficient linear-time algorithms based on the interval graph o...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
The automated synthesis of mask geometry for VLSI leaf cells, referred to as the cell syn-thesis pro...
This thesis spans two levels of the design process by examining optimization at both the register-tr...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
133 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.This thesis addresses the pro...
This paper presents an attempt to automate the design of modules using a synthesis tool aimed at com...
This paper presents an attempt to automate the design of modules using a synthesis tool aimed at com...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
A symbolic cell generator (SYC) that can generate the symbolic layout of a generic CMOS logic cell i...
132 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The NMOS Gate-Cell, a regular...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
The automated synthesis of mask geometry for VLSI leaf cells, referred to as the cell syn-thesis pro...
This thesis spans two levels of the design process by examining optimization at both the register-tr...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
133 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.This thesis addresses the pro...
This paper presents an attempt to automate the design of modules using a synthesis tool aimed at com...
This paper presents an attempt to automate the design of modules using a synthesis tool aimed at com...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
A symbolic cell generator (SYC) that can generate the symbolic layout of a generic CMOS logic cell i...
132 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The NMOS Gate-Cell, a regular...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
The automated synthesis of mask geometry for VLSI leaf cells, referred to as the cell syn-thesis pro...
This thesis spans two levels of the design process by examining optimization at both the register-tr...