In recent years the drive to produce more complex integrated circuits while spending less design time has driven the demand for design automation tools. The search for design automation methods has resulted in the design of numerous behavioral synthesis and logic synthesis tools. This report describes a system that fills the gap between traditional behavioral synthesis and logic synthesis tools. Techniques are introduced for improving the microarchitecture structure and using feedback from lower-level optimization tools to guide design optimizations while attempting to meet user specified area and time constraints. These techniques include the capability for mixing layout styles such as custom layout for random-logic components and bit-slic...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
International audienceThis paper presents a methodology for the synthesis of high performance analog...
We propose a new methodology based on incremental logic restructuring for post-layout performance im...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
In this report we discuss strengths and weaknesses of logic synthesis systems and describe a system ...
315 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.As the complexity of logic ci...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Computer-aided design of VLSI circuits is usually carried out in three synthesis steps: high-level s...
This paper describes a method for incorporating layout parameters to better meet performance contrai...
158 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.A new approach is introduced ...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
With the rapid development of microelectromechanical systems (MEMS) technology, there is a demand fo...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
This report describes different strategies for area, power, and time optimization for designs on mic...
The goal of design synthesis is the generation of high-quality material designs from abstract specif...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
International audienceThis paper presents a methodology for the synthesis of high performance analog...
We propose a new methodology based on incremental logic restructuring for post-layout performance im...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
In this report we discuss strengths and weaknesses of logic synthesis systems and describe a system ...
315 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.As the complexity of logic ci...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Computer-aided design of VLSI circuits is usually carried out in three synthesis steps: high-level s...
This paper describes a method for incorporating layout parameters to better meet performance contrai...
158 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.A new approach is introduced ...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
With the rapid development of microelectromechanical systems (MEMS) technology, there is a demand fo...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
This report describes different strategies for area, power, and time optimization for designs on mic...
The goal of design synthesis is the generation of high-quality material designs from abstract specif...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
International audienceThis paper presents a methodology for the synthesis of high performance analog...
We propose a new methodology based on incremental logic restructuring for post-layout performance im...