International audienceThis paper describes two different but complementary approaches that can be used to perform SEU-like fault injection sessions in order to predict error rates of digital processors. The Code Emulated Upset (CEU) approach allows fault injection in processor memories (caches and register files), while the FPGA Autonomous Emulation approach allows fault injection in processor flip-flops. Results obtained for a case studied, the LEON processor, illustrate the complementary aspects of proposed strategies
SRAM-Filed Programmable Gate Arrays (FPGA) have become one of the most important carriers of digital...
International audienceIn this paper two lost-cost solutions for providing error detection capabiliti...
Abstract—VLSI circuits for space application must be protected by the insertion of massive redundanc...
ISBN :978-1-4020-5646-8This paper describes two different but complementary approaches that can be u...
ISBN 978-1-4673-2355-0International audienceAn approach to study the effects of soft errors by fault...
International audienceThis paper presents a new fault injection method based on the CEU (Code Emulat...
The Embedded system design is characterized by its daily complexity. It integrates a hardware and so...
The Embedded system design is characterized by its daily complexity. It integrates a hardware and so...
International audienceIn this paper, a new methodology for the injection of single event upsets (SEU...
The effects of transient bit flips on the operation of processor based architectures is investigated...
In order to increase the robustness of a circuit against SEUs, fault injection is commonly used to l...
Modern processors embed features such as pipelined execution units and cache memories that can hardl...
Abstract—Two embedded processor based fault injection case studies are presented which are applicabl...
In this paper are first summarized representative examples of anomalies observed in systems operatin...
International audienceIn this paper is described a purely software technique allowing to detect SEUs...
SRAM-Filed Programmable Gate Arrays (FPGA) have become one of the most important carriers of digital...
International audienceIn this paper two lost-cost solutions for providing error detection capabiliti...
Abstract—VLSI circuits for space application must be protected by the insertion of massive redundanc...
ISBN :978-1-4020-5646-8This paper describes two different but complementary approaches that can be u...
ISBN 978-1-4673-2355-0International audienceAn approach to study the effects of soft errors by fault...
International audienceThis paper presents a new fault injection method based on the CEU (Code Emulat...
The Embedded system design is characterized by its daily complexity. It integrates a hardware and so...
The Embedded system design is characterized by its daily complexity. It integrates a hardware and so...
International audienceIn this paper, a new methodology for the injection of single event upsets (SEU...
The effects of transient bit flips on the operation of processor based architectures is investigated...
In order to increase the robustness of a circuit against SEUs, fault injection is commonly used to l...
Modern processors embed features such as pipelined execution units and cache memories that can hardl...
Abstract—Two embedded processor based fault injection case studies are presented which are applicabl...
In this paper are first summarized representative examples of anomalies observed in systems operatin...
International audienceIn this paper is described a purely software technique allowing to detect SEUs...
SRAM-Filed Programmable Gate Arrays (FPGA) have become one of the most important carriers of digital...
International audienceIn this paper two lost-cost solutions for providing error detection capabiliti...
Abstract—VLSI circuits for space application must be protected by the insertion of massive redundanc...