[[abstract]]The design of an algorithm for a programmable variable-rate counter for generating precise binary logarithmic functions is presented. The error in log2(l + x), as defined by Iog2(l + x) ¿ x, may be considered as a set of straight lines whose slopes, either positive or negative, are chosen to be integral multiples of a binary fraction. By using a programmable counter whose rate is proportional to the slope of the line segments, the error is corrected. The circuitry is simple because no add operation is needed. The precision of the answer depends upon the number of bits used. In addition, an algorithm to synthesise the variable-rate up/down counter (VRU/DC), thus reducing the number of calculations, is given. It pinpoints the bre...
Abstract—The realization of functions such as log() and antilog() in hardware is of considerable rel...
The advent of reconfigurable co-processors based on field-programmable gate arrays has renewed inter...
[[abstract]]The design algorithm of a differential group programmable logic array (DGPLA) to generat...
This paper presents an e cient hardware algorithm for variable-precision logarithm. The algorithm us...
Abstract. The paper presents a new multiplier enabling achievement of an arbitrary accuracy. It foll...
The master's thesis discusses binary multipliers. Reported in detail are multipliers suitable for di...
Graduation date: 1964Instruments which combine the features of a digital-to-analog\ud conversion and...
A low cost, high-speed architecture for the computation of the binary logarithm is proposed. It is b...
This study presents an efficient method for converting a normalised binary number x (1 ? x < 2) into...
The arithmetic operations such as multiplication and division in binary number system are computatio...
Logarithms reduce products to sums and powers to products; they play an important role in signal pro...
(eng) This article is a case study in the implementation of a portable, proven and efficient correct...
[[abstract]]A number of previous works of computing the binary logarithm have been developed by a se...
3D Graphical computing requires more complicated operations such as multiplication , division, squar...
The hardware computation of the logarithm function is required in several applications, ranging from...
Abstract—The realization of functions such as log() and antilog() in hardware is of considerable rel...
The advent of reconfigurable co-processors based on field-programmable gate arrays has renewed inter...
[[abstract]]The design algorithm of a differential group programmable logic array (DGPLA) to generat...
This paper presents an e cient hardware algorithm for variable-precision logarithm. The algorithm us...
Abstract. The paper presents a new multiplier enabling achievement of an arbitrary accuracy. It foll...
The master's thesis discusses binary multipliers. Reported in detail are multipliers suitable for di...
Graduation date: 1964Instruments which combine the features of a digital-to-analog\ud conversion and...
A low cost, high-speed architecture for the computation of the binary logarithm is proposed. It is b...
This study presents an efficient method for converting a normalised binary number x (1 ? x < 2) into...
The arithmetic operations such as multiplication and division in binary number system are computatio...
Logarithms reduce products to sums and powers to products; they play an important role in signal pro...
(eng) This article is a case study in the implementation of a portable, proven and efficient correct...
[[abstract]]A number of previous works of computing the binary logarithm have been developed by a se...
3D Graphical computing requires more complicated operations such as multiplication , division, squar...
The hardware computation of the logarithm function is required in several applications, ranging from...
Abstract—The realization of functions such as log() and antilog() in hardware is of considerable rel...
The advent of reconfigurable co-processors based on field-programmable gate arrays has renewed inter...
[[abstract]]The design algorithm of a differential group programmable logic array (DGPLA) to generat...