Transport Triggered Architecture (TTA) processors allow unique low level compiler optimizations such as software bypassing and operand sharing. Previously, these optimizations have mostly been performed inside single basic blocks, leaving much of their potential unused. In this work, software bypassing and operand sharing are integrated with loop scheduling, allowing optimizations over loop iteration boundaries. This considerably further reduces register file accesses and immediate value transfers on tight loops – in some cases even eliminating all register file accesses from the loop body. In the benchmarked 12 small loops, compared to traditional VLIW-style processors, on average 63% of register file reads and 77% of register file writes ...
Transport triggered architecture processors may have function unit input registers, which allow oper...
Recent studies show that very long instruction word (VLIW) architectures, which inherently have wide...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
In modern processor architectures, the register file (RF) consumes considerable amount of the proces...
Static multi-issue machines, such as traditional Very Long Instructional Word (VLIW) architectures, ...
Abstract—In modern processor architectures, the register file (RF) consumes considerable amount of t...
A new instruction scheduling algorithm for Transport Triggered Architecture (TTA) is introduced. The...
Exposed Datapath Architectures (EDPAs) with aggressively pruned data-path connectivity, where not al...
Exposed Datapath Architectures (EDPAs) with aggressively pruned data-path connectivity, where not al...
Most power dissipation in Very Large Instruction Word (VLIW) processors occurs in their large, multi...
In a modern processor architecture the register file (RF) consumes considerable amount of power. The...
Software bypassing is a technique that allows programmer-controlled direct transfer of results of co...
In a modern processor architecture the register ??le (RF) consumes considerable amount of power. The...
Embedded systems require maximum performance from a processor within significant constraints in powe...
This work examines the interaction of compiler scheduling techniques with processor features such as...
Transport triggered architecture processors may have function unit input registers, which allow oper...
Recent studies show that very long instruction word (VLIW) architectures, which inherently have wide...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
In modern processor architectures, the register file (RF) consumes considerable amount of the proces...
Static multi-issue machines, such as traditional Very Long Instructional Word (VLIW) architectures, ...
Abstract—In modern processor architectures, the register file (RF) consumes considerable amount of t...
A new instruction scheduling algorithm for Transport Triggered Architecture (TTA) is introduced. The...
Exposed Datapath Architectures (EDPAs) with aggressively pruned data-path connectivity, where not al...
Exposed Datapath Architectures (EDPAs) with aggressively pruned data-path connectivity, where not al...
Most power dissipation in Very Large Instruction Word (VLIW) processors occurs in their large, multi...
In a modern processor architecture the register file (RF) consumes considerable amount of power. The...
Software bypassing is a technique that allows programmer-controlled direct transfer of results of co...
In a modern processor architecture the register ??le (RF) consumes considerable amount of power. The...
Embedded systems require maximum performance from a processor within significant constraints in powe...
This work examines the interaction of compiler scheduling techniques with processor features such as...
Transport triggered architecture processors may have function unit input registers, which allow oper...
Recent studies show that very long instruction word (VLIW) architectures, which inherently have wide...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...