Most power dissipation in Very Large Instruction Word (VLIW) processors occurs in their large, multi-port register files. Transport Triggered Architecture (TTA) is a VLIW variant whose exposed datapath reduces the need for RF accesses and ports. However, the comparative advantage of TTAs suffers in practice from a wide instruction word and complex interconnection network (IC). We argue that these issues are at least partly due to suboptimal design choices. The design space of possible TTA architectures is very large, and previous automated and ad-hoc design methods often produce inefficient architectures. We propose a reduced design space where efficient TTAs can be generated in a short time using execution trace-driven greedy exploration. ...
. Transport-triggered architectures are a new class of architectures that provide more scheduling fr...
With the growing importance of energy efficiency, heterogeneous computing has become more popular in...
Journal ArticleIt is expected that future on-chip networks for many-core processors will impose hug...
A common approach to enhance the performance of processors is to increase the number of function uni...
As superscalar processors are becoming more and more complex due to dynamic scheduling of instructio...
Exploiting instruction level parallelism (ILP) is a widely used method for increasing performance of...
Transport Triggered Architectures (TTAs) possess many advantageous, such as modularity, flexibility,...
Abstract—Transport Triggered Architectures (TTAs) possess many advantageous, such as modularity, fle...
Power consumption in modern processor design is a key aspect. Optimizing the processor for power lea...
Soft cores are used as flexible software programmable components in FPGA designs. Transport-Triggere...
Transport Triggered Architecture (TTA) processors allow unique low level compiler optimizations such...
In this paper we propose the usage of Transport Triggered Architectures (TTAs) as a template for the...
Application specific processors offer a great trade-off between cost and performance. They are far m...
Abstract Modern processors rely heavily on broadcast networks to bypass instruction results todepend...
Static multi-issue machines, such as traditional Very Long Instructional Word (VLIW) architectures, ...
. Transport-triggered architectures are a new class of architectures that provide more scheduling fr...
With the growing importance of energy efficiency, heterogeneous computing has become more popular in...
Journal ArticleIt is expected that future on-chip networks for many-core processors will impose hug...
A common approach to enhance the performance of processors is to increase the number of function uni...
As superscalar processors are becoming more and more complex due to dynamic scheduling of instructio...
Exploiting instruction level parallelism (ILP) is a widely used method for increasing performance of...
Transport Triggered Architectures (TTAs) possess many advantageous, such as modularity, flexibility,...
Abstract—Transport Triggered Architectures (TTAs) possess many advantageous, such as modularity, fle...
Power consumption in modern processor design is a key aspect. Optimizing the processor for power lea...
Soft cores are used as flexible software programmable components in FPGA designs. Transport-Triggere...
Transport Triggered Architecture (TTA) processors allow unique low level compiler optimizations such...
In this paper we propose the usage of Transport Triggered Architectures (TTAs) as a template for the...
Application specific processors offer a great trade-off between cost and performance. They are far m...
Abstract Modern processors rely heavily on broadcast networks to bypass instruction results todepend...
Static multi-issue machines, such as traditional Very Long Instructional Word (VLIW) architectures, ...
. Transport-triggered architectures are a new class of architectures that provide more scheduling fr...
With the growing importance of energy efficiency, heterogeneous computing has become more popular in...
Journal ArticleIt is expected that future on-chip networks for many-core processors will impose hug...