The paper describes a hardware implementation in nMOS of a first-in, first-out (FIFO) queue. The implementation has independently operating insertion and extraction logic which is capable of achieving high speeds of less than 20Ons per operation, and may be entirely contained on a single chip. A regular cellular structure is described which is capable of extension both in the direction of wider queued items and in the direction of maximum queue size. The implementation was carried out at the University of Tasmania by the first five authors under the supervision of the last-named author
This thesis presents a number of new approaches for designing fast, scalable queuing structures in ...
We present a new lock-free multiple-producer and multiple-consumer (MPMC) FIFO queue design which is...
The first-in-first-out memory buffer (FIFO), is an elastic digital memory whose main application is ...
The paper describes a hardware implementation in nMOS of a first-in, first-out (FIFO) queue. The imp...
First In, First Out, Last In, First Out and priority queues are tools commonly used in Computer Scie...
This paper describes the CMOS design of a first-in, first-out (FIFO) memory. The design is based on ...
A non-blocking FIFO queue algorithm for multiprocessor shared memory systems is presented in this pa...
Designing and implementing high-performance concurrent data structures whose access performance scal...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
[[abstract]]© 2006 Institute of Electrical and Electronics Engineers-Discrete-time queues are infini...
In this paper, an FPGA based FIFO with efficient memory management is proposed, which allows fast fo...
Routers need memories to store and forward packets. More than that, routers use memories to schedule...
grantor: University of TorontoA Content Addressable FIFO (CAFIFO) is a scalable address qu...
Conventional wisdom in designing concurrent data structures is to use the most powerful synchronizat...
This thesis presents a number of new approaches for designing fast, scalable queuing structures in ...
We present a new lock-free multiple-producer and multiple-consumer (MPMC) FIFO queue design which is...
The first-in-first-out memory buffer (FIFO), is an elastic digital memory whose main application is ...
The paper describes a hardware implementation in nMOS of a first-in, first-out (FIFO) queue. The imp...
First In, First Out, Last In, First Out and priority queues are tools commonly used in Computer Scie...
This paper describes the CMOS design of a first-in, first-out (FIFO) memory. The design is based on ...
A non-blocking FIFO queue algorithm for multiprocessor shared memory systems is presented in this pa...
Designing and implementing high-performance concurrent data structures whose access performance scal...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
[[abstract]]© 2006 Institute of Electrical and Electronics Engineers-Discrete-time queues are infini...
In this paper, an FPGA based FIFO with efficient memory management is proposed, which allows fast fo...
Routers need memories to store and forward packets. More than that, routers use memories to schedule...
grantor: University of TorontoA Content Addressable FIFO (CAFIFO) is a scalable address qu...
Conventional wisdom in designing concurrent data structures is to use the most powerful synchronizat...
This thesis presents a number of new approaches for designing fast, scalable queuing structures in ...
We present a new lock-free multiple-producer and multiple-consumer (MPMC) FIFO queue design which is...
The first-in-first-out memory buffer (FIFO), is an elastic digital memory whose main application is ...