This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one basis. With these chips as communication system building blocks, a complex multiprocessor system can be built. Inter-processor communication within the multiprocessor system is accomplished by passing messages composed of data packets. The resulting chip, called a First-in-first-out Buffering Transceiver (FIBT), provides a full duplex communication channel between any two processors. FIFU queues are provided for buffering data on each communication channel. FIBT accepts data packets from the host processor via a parallel data bus and serially sends them out to the destined processor. FIBT handshakes with the processor by using asynchronous i...
We present an implementation of a multicast network of processors. The processors are connected in a...
In this paper the interprocessor communication interface intended for realization of multiprocessor ...
Abstract—This paper introduces a new approach for a network on chip (NOC) design which is based on a...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
Abstract — Interconnect delays are increasingly becoming the dominant source of performance degradat...
Journal ArticleHeterogeneous blocks, IP reuse, network-on-chip interconnect, and multi-frequency de...
This paper describes the design, implementation and performance analysis of a loosely coupled dual p...
This paper describes a family of chips used to link multiple processors together on a speed-independ...
This paper describes the design of the Packet Buffer Chip. Packet Buffers are FIFO queues used for b...
The paper describes a hardware implementation in nMOS of a first-in, first-out (FIFO) queue. The imp...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
The paper describes the design of an interprocessor communication controller for a multicomputer sys...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
We present an implementation of a multicast network of processors. The processors are connected in a...
In this paper the interprocessor communication interface intended for realization of multiprocessor ...
Abstract—This paper introduces a new approach for a network on chip (NOC) design which is based on a...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
Abstract — Interconnect delays are increasingly becoming the dominant source of performance degradat...
Journal ArticleHeterogeneous blocks, IP reuse, network-on-chip interconnect, and multi-frequency de...
This paper describes the design, implementation and performance analysis of a loosely coupled dual p...
This paper describes a family of chips used to link multiple processors together on a speed-independ...
This paper describes the design of the Packet Buffer Chip. Packet Buffers are FIFO queues used for b...
The paper describes a hardware implementation in nMOS of a first-in, first-out (FIFO) queue. The imp...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
The paper describes the design of an interprocessor communication controller for a multicomputer sys...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
We present an implementation of a multicast network of processors. The processors are connected in a...
In this paper the interprocessor communication interface intended for realization of multiprocessor ...
Abstract—This paper introduces a new approach for a network on chip (NOC) design which is based on a...