Boolean SAT solving can be used to find a minimum- size logic network for a given small Boolean function. This paper extends the SAT formulation to find a minimum-size network under delay constraints. Delay constraints are given in terms of input arrival times and the maximum depth. After integration into a depth-optimizing mapping algorithm, the proposed SAT formulation can be used to perform logic rewriting to reduce the logic depth of a network. It is shown that to be effective the logic rewriting algorithm requires (i) a fast SAT formulation and (ii) heuristics to quickly determine whether the given delay constraints are feasible for a given function. The proposed algorithm is more versatile than previous algorithms, which is confirmed ...
Due to recent advances, constraint solvers have become efficient tools for synthesizing optimum Bool...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
The semiconductor industry has long relied on the steady trend of transistor scaling, that is, the s...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
AbstractWe consider boolean circuits C over the basis Ω={∨,∧} with inputs x1, x2,…,xn for which arri...
Abstract. SAT solvers are often challenged with very hard problems that remain unsolved after hours ...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
Abstract — Deriving a circuit for a Boolean function or improving an available circuit are typical t...
The paper discusses technology-independent optimization and post-mapping resynthesis for combination...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
This paper proposes an accurate technique for computing critical delay of a circuit under a bounded ...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
Coordinated Science Laboratory was formerly known as Control Systems LaboratoryJoint Services Electr...
Due to recent advances, constraint solvers have become efficient tools for synthesizing optimum Bool...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
The semiconductor industry has long relied on the steady trend of transistor scaling, that is, the s...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
AbstractWe consider boolean circuits C over the basis Ω={∨,∧} with inputs x1, x2,…,xn for which arri...
Abstract. SAT solvers are often challenged with very hard problems that remain unsolved after hours ...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
Abstract — Deriving a circuit for a Boolean function or improving an available circuit are typical t...
The paper discusses technology-independent optimization and post-mapping resynthesis for combination...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
This paper proposes an accurate technique for computing critical delay of a circuit under a bounded ...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
Coordinated Science Laboratory was formerly known as Control Systems LaboratoryJoint Services Electr...
Due to recent advances, constraint solvers have become efficient tools for synthesizing optimum Bool...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
The semiconductor industry has long relied on the steady trend of transistor scaling, that is, the s...