Abstract. SAT solvers are often challenged with very hard problems that remain unsolved after hours of CPU time. The research community meets the challenge in two ways: (1) by improving the SAT solver technology, for example, perfecting heuristics for variable ordering, and (2) by inventing new ways of constructing simpler SAT problems, either using domain specific information during the translation from the original problem to CNF, or by applying a more universal CNF simplification procedure after the translation. This paper explores preprocessing of circuitbased SAT problems using recent advances in logic synthesis. Two fast logic synthesis techniques are considered: DAG-aware logic minimization and a novel type of structural technology m...
The paper discusses technology-independent optimization and post-mapping resynthesis for combination...
Abstract—SAT-based ATPG turned out to be a robust alter-native to classical structural ATPG algorith...
We propose two heuristics, implicit learning and explicit learning, that utilize circuit topological...
SAT solvers are often challenged with very hard problems that remain unsolved after hours of CPU tim...
Abstract—Reactive synthesis supports designers by automat-ically constructing correct hardware from ...
We address the problem of reducing the size of Craig's interpolants used in SAT-based model checking...
SAT based exact synthesis is a powerful technique, with applications in logic optimization, technolo...
In this paper, we discuss recent advances in exact synthesis, considering both their efficient imple...
We address the problem of reducing the size of Craig interpolants used in SAT-based Model Checking. ...
In many application domains in VLSI CAD, like formal verification or test pattern generation, the p...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
Boolean SAT solving can be used to find a minimum- size logic network for a given small Boolean func...
Boolean Satistifiability has attracted tremendous research effort in recent years, resulting in the ...
Applying pre- and inprocessing techniques to simplify CNF formulas both before and during search can...
We propose a novel technique to improve SAT-based Combinational Equivalence Checking (CEC). The idea...
The paper discusses technology-independent optimization and post-mapping resynthesis for combination...
Abstract—SAT-based ATPG turned out to be a robust alter-native to classical structural ATPG algorith...
We propose two heuristics, implicit learning and explicit learning, that utilize circuit topological...
SAT solvers are often challenged with very hard problems that remain unsolved after hours of CPU tim...
Abstract—Reactive synthesis supports designers by automat-ically constructing correct hardware from ...
We address the problem of reducing the size of Craig's interpolants used in SAT-based model checking...
SAT based exact synthesis is a powerful technique, with applications in logic optimization, technolo...
In this paper, we discuss recent advances in exact synthesis, considering both their efficient imple...
We address the problem of reducing the size of Craig interpolants used in SAT-based Model Checking. ...
In many application domains in VLSI CAD, like formal verification or test pattern generation, the p...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
Boolean SAT solving can be used to find a minimum- size logic network for a given small Boolean func...
Boolean Satistifiability has attracted tremendous research effort in recent years, resulting in the ...
Applying pre- and inprocessing techniques to simplify CNF formulas both before and during search can...
We propose a novel technique to improve SAT-based Combinational Equivalence Checking (CEC). The idea...
The paper discusses technology-independent optimization and post-mapping resynthesis for combination...
Abstract—SAT-based ATPG turned out to be a robust alter-native to classical structural ATPG algorith...
We propose two heuristics, implicit learning and explicit learning, that utilize circuit topological...