The semiconductor industry has long relied on the steady trend of transistor scaling, that is, the shrinking of the dimensions of silicon transistor devices, as a way to improve the cost and performance of electronic devices. However, several design challenges have emerged as transistors have become smaller. For instance, wires are not scaling as fast as transistors, and delay associated with wires is becoming more significant. Moreover, in the design flow for integrated circuits, accurate modeling of wire-related delay is available only toward the end of the design process, when the physical placement of logic units is known. Consequently, one can only know whether timing performance objectives are satisfied, i.e., if timing closure is...
Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studied extens...
Abstract—Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studi...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
In modern VLSI design, physical synthesis tools are primarily responsible for satisfying chip-perfor...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
This article proposes a new logic synthesis and verification paradigm based on circuit simulation. I...
As Field-Programmable Gate Array (FPGA) capacity can now support several processors on a single devi...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
Abstract — Deriving a circuit for a Boolean function or improving an available circuit are typical t...
Includes bibliographical references (leaf [73])A logic synthesis tool called LST is developed. This ...
A conventional logic synthesis flow is composed of three separate phases: technologyindependent opti...
We present new concepts to integrate logic synthesis and physical design. Our methodology uses gener...
textEnergy minimization has become an ever more important concern in the design of very large scale ...
Conventional logic synthesis technology has been a critical factor in improving design productivity ...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studied extens...
Abstract—Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studi...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
In modern VLSI design, physical synthesis tools are primarily responsible for satisfying chip-perfor...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
This article proposes a new logic synthesis and verification paradigm based on circuit simulation. I...
As Field-Programmable Gate Array (FPGA) capacity can now support several processors on a single devi...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
Abstract — Deriving a circuit for a Boolean function or improving an available circuit are typical t...
Includes bibliographical references (leaf [73])A logic synthesis tool called LST is developed. This ...
A conventional logic synthesis flow is composed of three separate phases: technologyindependent opti...
We present new concepts to integrate logic synthesis and physical design. Our methodology uses gener...
textEnergy minimization has become an ever more important concern in the design of very large scale ...
Conventional logic synthesis technology has been a critical factor in improving design productivity ...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studied extens...
Abstract—Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studi...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...