[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes dominated by the interconnect delay. In a traditional top-down design flow, logic synthesis algorithms optimize gate area or delay without accurate interconnect delay because of lack of physical design information. Thus, the effectiveness of the optimization techniques is limited. We integrate logic synthesis and physical design into an iterative procedure for performance optimization. The logic synthesis process can optimize circuit delay based on accurate interconnect delay information extracted from the physical design. The physical design tools can refine the layout incrementally with the engineering change information and changed netlist passe...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
The complexity of integrated circuits requires a hierarchical design methodology that allows the use...
In this paper, we propose a new logic synthesis methodology to deal with the increasing importance o...
We propose a new methodology based on incremental logic restructuring for post-layout performance im...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
Due to the character of the original source materials and the nature of batch digitization, quality ...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
We present new concepts to integrate logic synthesis and physical design. Our methodology uses gener...
Abstract. There are two ways to design a digital circuit. Covering methods are widely used which inc...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
In this paper, we develop a set of delay estimation models with consideration of various interconnec...
This paper presents an overview of recent advances on modeling and layout optimization of devices an...
International audienceThis paper presents a new transistor level design flow where it is possible to...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
The complexity of integrated circuits requires a hierarchical design methodology that allows the use...
In this paper, we propose a new logic synthesis methodology to deal with the increasing importance o...
We propose a new methodology based on incremental logic restructuring for post-layout performance im...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
Due to the character of the original source materials and the nature of batch digitization, quality ...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
We present new concepts to integrate logic synthesis and physical design. Our methodology uses gener...
Abstract. There are two ways to design a digital circuit. Covering methods are widely used which inc...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
In this paper, we develop a set of delay estimation models with consideration of various interconnec...
This paper presents an overview of recent advances on modeling and layout optimization of devices an...
International audienceThis paper presents a new transistor level design flow where it is possible to...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
The complexity of integrated circuits requires a hierarchical design methodology that allows the use...
In this paper, we propose a new logic synthesis methodology to deal with the increasing importance o...