The PC-set method and the parallel technique are two methods for generating compiled unit-delay simulations of acyclic circuits. The PC-set method analyzes the network, determines the set of potential change times for each net, and generates gate simulations for each potential change. The parallel technique, which is based on the concept of bit-parallel simulation, is faster and generates less code than the PC-set method, but is not amenable to data-parallel simulation of multiple input vectors. Both techniques are based on the well known levelization algorithm used to generate zero-delay Levelized Compiled Code simulations. Although the parallel technique provides for efficient simulations with a reasonable amount of generated code, there ...
Global virtual time (GVT) is used in parallel discrete event simulations to reclaim memory, commit o...
Circuit Simulation is a critical bottleneck in VLSI design. This paper describes a parallel switch-l...
General purpose parallel processing machines are increasingly being used to speedup a variety of VLS...
The PC-set method and the parallel technique are two methods for generating compiled unit-delay simu...
The PC-set method and the parallel technique are two methods for performing compiled unit-delay simu...
This paper presents the results of an experimental study to evaluate the effectiveness of parallel s...
[[abstract]]Circuit simulation is a very time-consuming and numerically intensive application, espec...
A new formulation method based on analog computer techniques for circuit simulation is described in ...
Parallel CAD programs have been extensively reported in the literature. Unfortunately, they are not ...
Circuit simulation is an indispensable tool in the design and analysis of Very Large Scale Integrate...
Andrews introduced a number of techniques for automaticallyhiding latency when performing simulation...
In this paper, we study parallel logic level simulation of combinational VLSI Boolean networks. The ...
As circuit sizes increase, a means to improve the performance of simulations is constantly demanded,...
By introducing physically motivated time delays, simulation models can be partitioned into decoupled...
PhD ThesisThis thesis develops and evaluates a number of efficient algorithms for performing paralle...
Global virtual time (GVT) is used in parallel discrete event simulations to reclaim memory, commit o...
Circuit Simulation is a critical bottleneck in VLSI design. This paper describes a parallel switch-l...
General purpose parallel processing machines are increasingly being used to speedup a variety of VLS...
The PC-set method and the parallel technique are two methods for generating compiled unit-delay simu...
The PC-set method and the parallel technique are two methods for performing compiled unit-delay simu...
This paper presents the results of an experimental study to evaluate the effectiveness of parallel s...
[[abstract]]Circuit simulation is a very time-consuming and numerically intensive application, espec...
A new formulation method based on analog computer techniques for circuit simulation is described in ...
Parallel CAD programs have been extensively reported in the literature. Unfortunately, they are not ...
Circuit simulation is an indispensable tool in the design and analysis of Very Large Scale Integrate...
Andrews introduced a number of techniques for automaticallyhiding latency when performing simulation...
In this paper, we study parallel logic level simulation of combinational VLSI Boolean networks. The ...
As circuit sizes increase, a means to improve the performance of simulations is constantly demanded,...
By introducing physically motivated time delays, simulation models can be partitioned into decoupled...
PhD ThesisThis thesis develops and evaluates a number of efficient algorithms for performing paralle...
Global virtual time (GVT) is used in parallel discrete event simulations to reclaim memory, commit o...
Circuit Simulation is a critical bottleneck in VLSI design. This paper describes a parallel switch-l...
General purpose parallel processing machines are increasingly being used to speedup a variety of VLS...