As circuit sizes increase, a means to improve the performance of simulations is constantly demanded, without sacrificing the accuracy of the results. To achieve this goal, a new parallel scheduler is presented exploiting binary link formulations that allows modern multi-core processors to achieve superior performance. These improvements are obtained without sacrificing accuracy or resorting to iterative techniques
General purpose parallel processing machines are increasingly being used to speedup a variety of VLS...
This paper presents the results of an experimental study to evaluate the effectiveness of parallel s...
Digital circuit simulation often requires a large amount of computation, resulting in long run times...
As circuit sizes increase, a means to improve the performance of simulations without sacrificing the...
[[abstract]]Circuit simulation is a very time-consuming and numerically intensive application, espec...
The PC-set method and the parallel technique are two methods for generating compiled unit-delay simu...
The PC-set method and the parallel technique are two methods for generating compiled unit-delay simu...
General purpose parallel processing machines are increasingly being used to speed up a variety of VL...
We have developed a highly parallel and accelerated circuit simulator which produces precise results...
In this thesis, a new parallel synchronization mechanism, XTW, is proposed. XTW is designed for the ...
A new formulation method based on analog computer techniques for circuit simulation is described in ...
Parallel CAD programs have been extensively reported in the literature. Unfortunately, they are not ...
In this paper, we study parallel logic level simulation of combinational VLSI Boolean networks. The ...
This thesis describes the implementation of a new analogue circuit simulation program on transputers...
Circuit Simulation is a critical bottleneck in VLSI design. This paper describes a parallel switch-l...
General purpose parallel processing machines are increasingly being used to speedup a variety of VLS...
This paper presents the results of an experimental study to evaluate the effectiveness of parallel s...
Digital circuit simulation often requires a large amount of computation, resulting in long run times...
As circuit sizes increase, a means to improve the performance of simulations without sacrificing the...
[[abstract]]Circuit simulation is a very time-consuming and numerically intensive application, espec...
The PC-set method and the parallel technique are two methods for generating compiled unit-delay simu...
The PC-set method and the parallel technique are two methods for generating compiled unit-delay simu...
General purpose parallel processing machines are increasingly being used to speed up a variety of VL...
We have developed a highly parallel and accelerated circuit simulator which produces precise results...
In this thesis, a new parallel synchronization mechanism, XTW, is proposed. XTW is designed for the ...
A new formulation method based on analog computer techniques for circuit simulation is described in ...
Parallel CAD programs have been extensively reported in the literature. Unfortunately, they are not ...
In this paper, we study parallel logic level simulation of combinational VLSI Boolean networks. The ...
This thesis describes the implementation of a new analogue circuit simulation program on transputers...
Circuit Simulation is a critical bottleneck in VLSI design. This paper describes a parallel switch-l...
General purpose parallel processing machines are increasingly being used to speedup a variety of VLS...
This paper presents the results of an experimental study to evaluate the effectiveness of parallel s...
Digital circuit simulation often requires a large amount of computation, resulting in long run times...