AbstractAchieving fault tolerance through incorporation of redundancy and reconfiguration is quite common. In this paper we study the fault tolerance of linear arrays of N processors with k bypass links whose maximum length is g. We consider both arrays with bidirectional links and unidirectional links.We first consider the problem of testing whether a set of n faulty processors is catastrophic, i.e., precludes reconfiguration. We provide new testing algorithms which improve and generalize known testing algorithms. For bidirectional arrays we provide an O(kn) time testing algorithm and for unidirectional arrays we provide an O(n) time algorithm for the case k = 1, and an O(kn log k) time algorithm, for the case k 1.When the fault pattern is...
In this thesis, several design, analysis and reconfiguration problems in defect-tolerant VLSI and pa...
163 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.The concept of algorithm-base...
A common technique widely used to achieve fault tolerance in systolic arrays consists in incorporati...
. Fault tolerance through the incorporation of redundancy and reconfiguration is quite common. In a ...
In VLSI technology, redundancy is a commonly adopted technique to provide reconfiguration capabiliti...
In VLSI technology, redundancy is a commonly adopted technique to provide reconfiguration capabiliti...
AbstractIn regular architectures of identical processing elements, a widely used technique to improv...
This thesis examines three specific issues of defect-tolerant VLSI: (1) design and reconfiguration o...
In regular architectures of identical processing elements, a widely used technique to improve the re...
With few exceptions, the two issues of algorithm design and fault tolerance for processor arrays hav...
AbstractIn regular architectures of identical processing elements, a widely used technique to improv...
In large VLSI/WSI arrays, improved reliability and yield can be obtained through reconfiguration tec...
In this paper we consider the problem of reconfiguring processor arrays subject to computational loa...
In regular architectures of identical processing elements, a widely used technique to improve the re...
Part 3: Session 3: Parallel ArchitecturesInternational audienceIn a multiprocessor array, some proce...
In this thesis, several design, analysis and reconfiguration problems in defect-tolerant VLSI and pa...
163 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.The concept of algorithm-base...
A common technique widely used to achieve fault tolerance in systolic arrays consists in incorporati...
. Fault tolerance through the incorporation of redundancy and reconfiguration is quite common. In a ...
In VLSI technology, redundancy is a commonly adopted technique to provide reconfiguration capabiliti...
In VLSI technology, redundancy is a commonly adopted technique to provide reconfiguration capabiliti...
AbstractIn regular architectures of identical processing elements, a widely used technique to improv...
This thesis examines three specific issues of defect-tolerant VLSI: (1) design and reconfiguration o...
In regular architectures of identical processing elements, a widely used technique to improve the re...
With few exceptions, the two issues of algorithm design and fault tolerance for processor arrays hav...
AbstractIn regular architectures of identical processing elements, a widely used technique to improv...
In large VLSI/WSI arrays, improved reliability and yield can be obtained through reconfiguration tec...
In this paper we consider the problem of reconfiguring processor arrays subject to computational loa...
In regular architectures of identical processing elements, a widely used technique to improve the re...
Part 3: Session 3: Parallel ArchitecturesInternational audienceIn a multiprocessor array, some proce...
In this thesis, several design, analysis and reconfiguration problems in defect-tolerant VLSI and pa...
163 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.The concept of algorithm-base...
A common technique widely used to achieve fault tolerance in systolic arrays consists in incorporati...