With few exceptions, the two issues of algorithm design and fault tolerance for processor arrays have been dealt with separately, in that algorithm developers have assumed the availability of complete fault-free arrays and fault tolerance techniques have aimed at restoring such complete arrays by reconfiguring faulty ones. We present the design of robust algorithms that run efficiently on complete arrays but are also tolerant of faulty processors/links in a degraded mode. This is a complementary approach in that our algorithms can be used on reconfigurable arrays that tolerate a certain number of faults while maintaining their regularity, with the graceful degradation feature kicking in once the fault tolerance limit of the reconfiguration ...
Fault-tolerant schemes are very important for processor array design because there is a high probabi...
In regular architectures of identical processing elements, a widely used technique to improve the re...
Some of today’s applications run on computer platforms with large and inexpensive memories, which ar...
163 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.The concept of algorithm-base...
In this paper we consider the problem of reconfiguring processor arrays subject to computational loa...
In large VLSI/WSI arrays, improved reliability and yield can be obtained through reconfiguration tec...
AbstractAchieving fault tolerance through incorporation of redundancy and reconfiguration is quite c...
Part 3: Session 3: Parallel ArchitecturesInternational audienceIn a multiprocessor array, some proce...
. Fault tolerance through the incorporation of redundancy and reconfiguration is quite common. In a ...
We present a new approach to fault tolerance for High Performance Computing system. Our approach is ...
In this thesis, several design, analysis and reconfiguration problems in defect-tolerant VLSI and pa...
We investigate the existence and computability of a fault cover for a configuration architecture; th...
With the proliferation of parallel and distributed systems, it is an increasingly important problem ...
Abstract- The rapid progress in VLSI technology has reduced the cost of hardware, allowing multiple ...
The difficulty of designing fault-tolerant distributed algorithms increases with the severity of fa...
Fault-tolerant schemes are very important for processor array design because there is a high probabi...
In regular architectures of identical processing elements, a widely used technique to improve the re...
Some of today’s applications run on computer platforms with large and inexpensive memories, which ar...
163 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.The concept of algorithm-base...
In this paper we consider the problem of reconfiguring processor arrays subject to computational loa...
In large VLSI/WSI arrays, improved reliability and yield can be obtained through reconfiguration tec...
AbstractAchieving fault tolerance through incorporation of redundancy and reconfiguration is quite c...
Part 3: Session 3: Parallel ArchitecturesInternational audienceIn a multiprocessor array, some proce...
. Fault tolerance through the incorporation of redundancy and reconfiguration is quite common. In a ...
We present a new approach to fault tolerance for High Performance Computing system. Our approach is ...
In this thesis, several design, analysis and reconfiguration problems in defect-tolerant VLSI and pa...
We investigate the existence and computability of a fault cover for a configuration architecture; th...
With the proliferation of parallel and distributed systems, it is an increasingly important problem ...
Abstract- The rapid progress in VLSI technology has reduced the cost of hardware, allowing multiple ...
The difficulty of designing fault-tolerant distributed algorithms increases with the severity of fa...
Fault-tolerant schemes are very important for processor array design because there is a high probabi...
In regular architectures of identical processing elements, a widely used technique to improve the re...
Some of today’s applications run on computer platforms with large and inexpensive memories, which ar...