Reliability is emerging as an important design criterion in modern systems due to increasing transient fault rates. Hardware fault-tolerance techniques, commonly used to address this, introduce high design costs. As alternative, software Signature-Monitoring (SM) schemes based on compiler assertions are an efficient method for control-flow-error detection. Existing SM techniques do not consider application-specific-information causing unnecessary overheads. In this paper, compile-time Control-Flow-Graph (CFG) topology analysis is used to place best-suited assertions at optimal locations of the assembly code to reduce overheads. Our evaluation with representative workloads shows fault-coverage increase with overheads close to Assertion- base...
The improvement of dependability in computing systems requires the evaluation of fault tolerance mec...
As semiconductor technology scales into the deep submicron regime the occurrence of transient or sof...
As machines increase in scale, it is predicted that failure rates of supercomputers will correspondi...
Reliability is emerging as an important design criterion in modern systems due to increasing transie...
The trend towards smaller transistor technologies and lower operating voltages stresses the hardwar...
Since the widespread adoption of the internet, computer security has become one of the primary conce...
The present paper proposes a C/C++ source-to-source compiler able to increase the dependability prop...
Software-based fault tolerance techniques are a low-cost way to protect processors against soft erro...
Shrinking microprocessor feature size and growing transistor density may increase the soft-error rat...
The present paper explains a new approach to program control flow checking. The check has been inser...
ISBN: 4930813670This paper addresses the detection of permanent and transient faults in complex VLSI...
Due to harsher working environments, soft errors or erroneous bit-flips occur more frequently in mic...
Soft-error detection in FPGAs typically requires replication, doubling the required area. We propose...
Abstract—This paper evaluates the concurrent error detection capabilities of system-level checks, us...
In this paper, a software behavior-based technique is presented to detect control-flow errors in mul...
The improvement of dependability in computing systems requires the evaluation of fault tolerance mec...
As semiconductor technology scales into the deep submicron regime the occurrence of transient or sof...
As machines increase in scale, it is predicted that failure rates of supercomputers will correspondi...
Reliability is emerging as an important design criterion in modern systems due to increasing transie...
The trend towards smaller transistor technologies and lower operating voltages stresses the hardwar...
Since the widespread adoption of the internet, computer security has become one of the primary conce...
The present paper proposes a C/C++ source-to-source compiler able to increase the dependability prop...
Software-based fault tolerance techniques are a low-cost way to protect processors against soft erro...
Shrinking microprocessor feature size and growing transistor density may increase the soft-error rat...
The present paper explains a new approach to program control flow checking. The check has been inser...
ISBN: 4930813670This paper addresses the detection of permanent and transient faults in complex VLSI...
Due to harsher working environments, soft errors or erroneous bit-flips occur more frequently in mic...
Soft-error detection in FPGAs typically requires replication, doubling the required area. We propose...
Abstract—This paper evaluates the concurrent error detection capabilities of system-level checks, us...
In this paper, a software behavior-based technique is presented to detect control-flow errors in mul...
The improvement of dependability in computing systems requires the evaluation of fault tolerance mec...
As semiconductor technology scales into the deep submicron regime the occurrence of transient or sof...
As machines increase in scale, it is predicted that failure rates of supercomputers will correspondi...