The trend towards smaller transistor technologies and lower operating voltages stresses the hardware and makes transistors more susceptible to transient errors. In future systems, performance and power gains will come at the cost of unreliable areas on the chip. For this reason, there is an increased need for low-overhead highly-reliable error detection methodologies. In the last years, several techniques have been proposed. The majority of them are based on redundancy which can be implemented at several levels (e.g., hardware, instruction, thread, process, etc). In instruction-level error detection approaches, the compiler replicates the instructions of the program and inserts checks wherever they are needed. The checks evaluate c...
Hardware errors are on the rise with reducing chip sizes, and power constraints have necessitated th...
In this paper we study the impact of compiler optimizations on the error sensitivity of twelve bench...
When a computational task tolerates a relaxation of its specification or when an algorithm tolerates...
Abstract. Compiler-based error detection methodologies replicate the instructions of the program and...
As semiconductor technology scales into the deep submicron regime the occurrence of transient or sof...
In this dissertation we address the overhead reduction of fault tolerance (FT) techniques. Due to te...
As transistors sizes shrink and architects put more and more cores on chip, computer systems become ...
There is broad consensus among academic and industrial researchers in computer architecture that har...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
As late-CMOS process scaling leads to increasingly variable circuits/logic and as most post-CMOS tec...
© 2016 ACM. Relentless technology scaling has made transistors more vulnerable to soft, or transient...
Software-based fault tolerance techniques are a low-cost way to protect processors against soft erro...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Random hardware faults are a major concern for critical systems, especially when they are employed i...
Reliability is emerging as an important design criterion in modern systems due to increasing transie...
Hardware errors are on the rise with reducing chip sizes, and power constraints have necessitated th...
In this paper we study the impact of compiler optimizations on the error sensitivity of twelve bench...
When a computational task tolerates a relaxation of its specification or when an algorithm tolerates...
Abstract. Compiler-based error detection methodologies replicate the instructions of the program and...
As semiconductor technology scales into the deep submicron regime the occurrence of transient or sof...
In this dissertation we address the overhead reduction of fault tolerance (FT) techniques. Due to te...
As transistors sizes shrink and architects put more and more cores on chip, computer systems become ...
There is broad consensus among academic and industrial researchers in computer architecture that har...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
As late-CMOS process scaling leads to increasingly variable circuits/logic and as most post-CMOS tec...
© 2016 ACM. Relentless technology scaling has made transistors more vulnerable to soft, or transient...
Software-based fault tolerance techniques are a low-cost way to protect processors against soft erro...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Random hardware faults are a major concern for critical systems, especially when they are employed i...
Reliability is emerging as an important design criterion in modern systems due to increasing transie...
Hardware errors are on the rise with reducing chip sizes, and power constraints have necessitated th...
In this paper we study the impact of compiler optimizations on the error sensitivity of twelve bench...
When a computational task tolerates a relaxation of its specification or when an algorithm tolerates...