In this paper, we describe a timing model for clock estimation during high-level synthesis. In order to obtain realistic timing estimates, the proposed model considers all delay elements, including datapath, control and wire delays, and several technology factors, such as layout architecture, technology mapping, buffers insertion and loading effects. The experimental results show that this model can provide much better estimates than previous models. This model is well suited for automatic and interactive synthesis as well as feedback-driven synthesis where performance matrices must be rapidly and incrementally calculated
Advances in scheduling theory have given designers of control systems greater flexibility over their...
1 Introduction Most controllers designed today contain one or more timers which are used for accurat...
High-level synthesis (HLS) tools automatically transform a high-level program, for example in C/C++ ...
In this paper, we describe a timing model for clock estimation during high-level synthesis. In order...
Contents 1 Introduction 1 1.1 Local Timing Constraints . . . . . . . . . . . . . . . . . . . . . . ...
Due to the increasing complexity of VLSI systems and time-to-marketrequirements, efficient design me...
This paper addresses the problem of true delay estimation during high level design. The true delay i...
In an asynchronous system, initiation and completion of operations are events that can occur at any ...
When synthesizing a hardware implementation from behavioral descriptions, an important decision is t...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
The choice of a clock period in designs with multicycle operations have a major influence on operato...
Clock selection has a significant impact on the performance and quality of designs in high-level syn...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
Advances in scheduling theory have given designers of control systems greater flexibility over their...
1 Introduction Most controllers designed today contain one or more timers which are used for accurat...
High-level synthesis (HLS) tools automatically transform a high-level program, for example in C/C++ ...
In this paper, we describe a timing model for clock estimation during high-level synthesis. In order...
Contents 1 Introduction 1 1.1 Local Timing Constraints . . . . . . . . . . . . . . . . . . . . . . ...
Due to the increasing complexity of VLSI systems and time-to-marketrequirements, efficient design me...
This paper addresses the problem of true delay estimation during high level design. The true delay i...
In an asynchronous system, initiation and completion of operations are events that can occur at any ...
When synthesizing a hardware implementation from behavioral descriptions, an important decision is t...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
The choice of a clock period in designs with multicycle operations have a major influence on operato...
Clock selection has a significant impact on the performance and quality of designs in high-level syn...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
Advances in scheduling theory have given designers of control systems greater flexibility over their...
1 Introduction Most controllers designed today contain one or more timers which are used for accurat...
High-level synthesis (HLS) tools automatically transform a high-level program, for example in C/C++ ...