A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthesis produce a netlist, from which layout synthesis builds a mask specification for manufacturing. Timing analysis is built into a feedback loop to detect timing violations which are then used to update specifications to synthesis. Such iteration is undesirable, and for very high performance designs, infeasible. The problem is likely to become much worse with future generations of technology. To achieve a non-iterative design flow, we propose that early synthesis stages should use "wireplanning" to distribute delays over the functional elements and interconnect, and layout synthesis should use its degrees of freedom to realize those delays. In ...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
This paper deals with an improvement of design timing characteristics by modification at the high ab...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
In conventional design, higher levels of synthesis produce a netlist, from which layout synthesis bu...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Due to the character of the original source materials and the nature of batch digitization, quality ...
[[abstract]]Several factors such as process variation, noises, and delay defects can degrade the rel...
In this paper, we propose a new logic synthesis methodology to deal with the increasing importance o...
The most expensive part in modern VLSIs is the clockdistribution network where the clock is assumed ...
In this paper, we describe a timing model for clock estimation during high-level synthesis. In order...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
We propose a new methodology based on incremental logic restructuring for post-layout performance im...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
This paper deals with an improvement of design timing characteristics by modification at the high ab...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
In conventional design, higher levels of synthesis produce a netlist, from which layout synthesis bu...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Due to the character of the original source materials and the nature of batch digitization, quality ...
[[abstract]]Several factors such as process variation, noises, and delay defects can degrade the rel...
In this paper, we propose a new logic synthesis methodology to deal with the increasing importance o...
The most expensive part in modern VLSIs is the clockdistribution network where the clock is assumed ...
In this paper, we describe a timing model for clock estimation during high-level synthesis. In order...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
We propose a new methodology based on incremental logic restructuring for post-layout performance im...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
This paper deals with an improvement of design timing characteristics by modification at the high ab...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...