Delay testing is used to detect timing defects and ensure that a circuit meets its timing specifications. The growing need for delay testing is a result of the advances in deep submicron (DSM) semiconductor technology and the increase in clock frequency. Small delay defects that previously were benign now produce delay faults, due to reduced timing margins. This research focuses on the development of new test methods for small delay defects, within the limits of affordable test generation cost and pattern count. First, a new dynamic compaction algorithm has been proposed to generate compacted test sets for K longest paths per gate (KLPG) in combinational circuits or scan-based sequential circuits. This algorithm uses a greedy approach to co...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
Capacitive crosstalk between adjacent signal wires in integrated circuits may lead to noise or a spe...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Testing integrated circuits to verify their operating frequency, known as delay testing, is essentia...
Capacitive crosstalk between adjacent signal wires in integrated circuits may lead to noise or a spe...
<p>Timing-related defects are becoming increasingly important in nanometer-technology integrated cir...
In this research, we focus on the development of an algorithm that is used to generate a minimal num...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
[[abstract]]This letter proposes an algorithm that selects a small number of test patterns for small...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
Capacitive crosstalk between adjacent signal wires in integrated circuits may lead to noise or a spe...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Testing integrated circuits to verify their operating frequency, known as delay testing, is essentia...
Capacitive crosstalk between adjacent signal wires in integrated circuits may lead to noise or a spe...
<p>Timing-related defects are becoming increasingly important in nanometer-technology integrated cir...
In this research, we focus on the development of an algorithm that is used to generate a minimal num...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
[[abstract]]This letter proposes an algorithm that selects a small number of test patterns for small...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
Capacitive crosstalk between adjacent signal wires in integrated circuits may lead to noise or a spe...