Delay faults are an increasingly important test challenge. Traditional delay fault models are incomplete in that they model only a subset of delay defect behaviors. To solve this problem, a more realistic delay fault model has been developed which models delay faults caused by the combination of spot defects and parametric process variation. According to the new model, a realistic delay fault coverage metric has been developed. Traditional path delay fault coverage metrics result in unrealistically low fault coverage, and the real test quality is not reflected. The new metric uses a statistical approach and the simulation based fault coverage is consistent with silicon data. Fast simulation algorithms are also included in this dissertation....
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
An accurate delay model has been developed and integrated in a delay-fault test-pattern generator. T...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Delay test in nano-scale VLSI circuits becomes more difficult with shrinking technology feature size...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Delay testing is used to detect timing defects and ensure that a circuit meets its timing specificat...
Abstract detection of delay faults is generally reported by showingfault coverage values for commonl...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Delay fault testing and at-speed testing are widely used to verify the timing of synchronous digita...
Delay fault testing and at-speed testing are widely used to verify the timing of synchronous digita...
Abstract The implementation of a system for analyzing circuits with respect to their path-delay faul...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
An accurate delay model has been developed and integrated in a delay-fault test-pattern generator. T...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Delay test in nano-scale VLSI circuits becomes more difficult with shrinking technology feature size...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Delay testing is used to detect timing defects and ensure that a circuit meets its timing specificat...
Abstract detection of delay faults is generally reported by showingfault coverage values for commonl...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Delay fault testing and at-speed testing are widely used to verify the timing of synchronous digita...
Delay fault testing and at-speed testing are widely used to verify the timing of synchronous digita...
Abstract The implementation of a system for analyzing circuits with respect to their path-delay faul...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
An accurate delay model has been developed and integrated in a delay-fault test-pattern generator. T...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...