As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing is indispensable to guarantee the correct timing behavior of the circuits. In this dissertation, we describe methods developed for three aspects of delay testing in scan-based circuits: test generation, path selection and built-in test generation. We first describe a deterministic broadside test generation procedure for a path delay fault model named the transition path delay fault model, which captures both large and small delay defects. Under this fault model, a path delay fault is detected only if all the individual transition faults along the path are detected by the same test. To reduce the complexity of test generation, sub-procedures ...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
We propose a new coverage metric for delay fault tests. The coverage is measured for each line with ...
We propose a new coverage metric for delay fault tests. The coverage is measured for each line with ...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
Given the rapid increase in the clock frequency of integrated circuits, the quality requirements of ...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
MO- WORK REPOmD on delay testing is applicable only to the scan type of circuits. This restricted pr...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Technology scaling and manufacturing process affect the performance of digital circuits, making them...
1 This paper addresses the problem of testing path delay faults in a microprocessor using instructi...
Abstract detection of delay faults is generally reported by showingfault coverage values for commonl...
This new method allows any sequential-circuit test generation program to produce path delay tests fo...
Abstract. The quality of delay testing focused on small delay defects is not known when transition f...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
We propose a new coverage metric for delay fault tests. The coverage is measured for each line with ...
We propose a new coverage metric for delay fault tests. The coverage is measured for each line with ...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
Given the rapid increase in the clock frequency of integrated circuits, the quality requirements of ...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
MO- WORK REPOmD on delay testing is applicable only to the scan type of circuits. This restricted pr...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Technology scaling and manufacturing process affect the performance of digital circuits, making them...
1 This paper addresses the problem of testing path delay faults in a microprocessor using instructi...
Abstract detection of delay faults is generally reported by showingfault coverage values for commonl...
This new method allows any sequential-circuit test generation program to produce path delay tests fo...
Abstract. The quality of delay testing focused on small delay defects is not known when transition f...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
We propose a new coverage metric for delay fault tests. The coverage is measured for each line with ...
We propose a new coverage metric for delay fault tests. The coverage is measured for each line with ...