As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and more sensitive to power supply noise. Excessive noise can significantly affect the timing performance of DSM designs and cause non-trivial additional delay. In delay test generation, test compaction and test fill techniques can produce excessive power supply noise. This will eventually result in delay test overkill. To reduce this overkill, we propose a low-cost pattern-dependent approach to analyze noise-induced delay variation for each delay test pattern applied to the design. Two noise models have been proposed to address array bond and wire bond power supply networks, and they are experimentally validated and compared. Delay model is then ap...
Advancing nanometer technology scaling enables higher integration on a single chip with minimal feat...
To meet the market demand, next generation of technology appears with increasing speed and performan...
International audienceHigh-quality at-speed scan testing, characterized by high small-delay-defect d...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
Test power is an important issue in deep submicron semiconductor testing. Too much power supply nois...
[[abstract]]Noise effects such as power supply and crosstalk can significantly affect the performanc...
[[abstract]]The performance of deep submicron designs can be affected by various parametric variatio...
Today's very deep sub-micron technologies enable highly complex chip designs that operate at very hi...
Today's very deep sub-micron technologies enable highly complex chip designs that operate at very hi...
Noise effects such as power supply and crosstalk can significantly affect the performance of deep su...
High-quality at-speed scan testing, characterized by high small-delay-defect detecting capability, i...
Delay test is an essential structural manufacturing test used to determine the maximal frequency at ...
Delay test is an essential structural manufacturing test used to determine the maximal frequency at ...
Noise effects such as power supply and crosstalk can significantly af-fect the performance of deep s...
The sensitivity of very deep submicron designs to supply volt-age noise is increasing due to higher ...
Advancing nanometer technology scaling enables higher integration on a single chip with minimal feat...
To meet the market demand, next generation of technology appears with increasing speed and performan...
International audienceHigh-quality at-speed scan testing, characterized by high small-delay-defect d...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
Test power is an important issue in deep submicron semiconductor testing. Too much power supply nois...
[[abstract]]Noise effects such as power supply and crosstalk can significantly affect the performanc...
[[abstract]]The performance of deep submicron designs can be affected by various parametric variatio...
Today's very deep sub-micron technologies enable highly complex chip designs that operate at very hi...
Today's very deep sub-micron technologies enable highly complex chip designs that operate at very hi...
Noise effects such as power supply and crosstalk can significantly affect the performance of deep su...
High-quality at-speed scan testing, characterized by high small-delay-defect detecting capability, i...
Delay test is an essential structural manufacturing test used to determine the maximal frequency at ...
Delay test is an essential structural manufacturing test used to determine the maximal frequency at ...
Noise effects such as power supply and crosstalk can significantly af-fect the performance of deep s...
The sensitivity of very deep submicron designs to supply volt-age noise is increasing due to higher ...
Advancing nanometer technology scaling enables higher integration on a single chip with minimal feat...
To meet the market demand, next generation of technology appears with increasing speed and performan...
International audienceHigh-quality at-speed scan testing, characterized by high small-delay-defect d...