A common approach to enhance the performance of processors is to increase the number of function units which operate concurrently. We observe this development in all recent superscalar and VLIW (very long instruction word) processors. VLIWs are easier extensible to high performance ranges because they lack much of the superscalar hardware required for dependence checking and hardware resource allocation; instead they rely on a compiler to perform these tasks. In this paper we propose to proceed along this line and go one step further in replacing hardware by software complexity: a new architecture is proposed which requires the scheduling and allocation of transports at compile-time, instead of performing this at run-time. This reduces hard...
instruction-level parallelism, VLIW processors, superscalar processors, overlapped execution, out-of...
Abstract-- Many research groups have addressed code generation issues for a long time, and have achi...
This dissertation demonstrates that through the careful application of hardware and software techniq...
A common approach to decreasing embedded application execution time is creating a homogeneous parall...
The length of a statically created instruction schedule determines to a great extent the performance...
A common approach to enhance the performance of processors is to increase the number of function uni...
Recent high performance processors have depended on Instruction Level Parallelism (ILP) to achieve h...
dataflow processors, superscalar processors, instruction scheduling, trace scheduling, software pipe...
Very Long Instruction Word (VLIW) architectures can enhance performance by exploiting fine-grained i...
This paper describes a novel processor architecture, called hyperscalar processor architecture, whic...
Advances in IC technology increase the integration density for higher clock rates and provide more o...
International audienceTo meet the high demand for powerful embedded processors, VLIW architectures a...
Much like VLIW, statically scheduled architectures that expose all control signals to the compiler o...
This thesis investigates parallelism and hardware design trade-offs of parallel and pipelined archit...
Processor design techniques, such as pipelining, superscalar, and VLIW, have dramatically decreased ...
instruction-level parallelism, VLIW processors, superscalar processors, overlapped execution, out-of...
Abstract-- Many research groups have addressed code generation issues for a long time, and have achi...
This dissertation demonstrates that through the careful application of hardware and software techniq...
A common approach to decreasing embedded application execution time is creating a homogeneous parall...
The length of a statically created instruction schedule determines to a great extent the performance...
A common approach to enhance the performance of processors is to increase the number of function uni...
Recent high performance processors have depended on Instruction Level Parallelism (ILP) to achieve h...
dataflow processors, superscalar processors, instruction scheduling, trace scheduling, software pipe...
Very Long Instruction Word (VLIW) architectures can enhance performance by exploiting fine-grained i...
This paper describes a novel processor architecture, called hyperscalar processor architecture, whic...
Advances in IC technology increase the integration density for higher clock rates and provide more o...
International audienceTo meet the high demand for powerful embedded processors, VLIW architectures a...
Much like VLIW, statically scheduled architectures that expose all control signals to the compiler o...
This thesis investigates parallelism and hardware design trade-offs of parallel and pipelined archit...
Processor design techniques, such as pipelining, superscalar, and VLIW, have dramatically decreased ...
instruction-level parallelism, VLIW processors, superscalar processors, overlapped execution, out-of...
Abstract-- Many research groups have addressed code generation issues for a long time, and have achi...
This dissertation demonstrates that through the careful application of hardware and software techniq...