The gate sizing problem is the problem of finding load drive capabilities for all gates in a given Boolean network such, that a given delay limit is kept, and the necessary cost in terms of active area usage and/or power consumption is minimal. This paper describes a way to obtain the entire cost versus delay tradeoff curve of a combinational logic circuit in an efficient way. Every point on the resulting curve is the global optimum of the corresponding gate sizing problem. The problem is solved by mapping it onto piecewise linear models in such a way, that a piecewise linear (circuit) simulator can do the job. It is shown that this setup is very efficient, and can produce tradeoff curves for large circuits (thousands of gates) in a few min...
Logical Effort [1, 2] is a simple hand-calculated method that measures quick delay estimation. It ha...
This paper presents a novel gate sizing methodology to mini-mize the leakage power in the presence o...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
The problem of sizing gates for power-delay tradeos is of great interest to designers. In this work,...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
This paper describes an algorithm for simultaneous gate sizing and fanout optimization along the tim...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
Gate sizing is used to scale the drive capability of CMOS-gates in order to improve the timing or to...
[[abstract]]This paper describes methods for reducing power consumption. We propose using gate sizin...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
Logical Effort [1, 2] is a simple hand-calculated method that measures quick delay estimation. It ha...
This paper presents a novel gate sizing methodology to mini-mize the leakage power in the presence o...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
The problem of sizing gates for power-delay tradeos is of great interest to designers. In this work,...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
This paper describes an algorithm for simultaneous gate sizing and fanout optimization along the tim...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
Gate sizing is used to scale the drive capability of CMOS-gates in order to improve the timing or to...
[[abstract]]This paper describes methods for reducing power consumption. We propose using gate sizin...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
Logical Effort [1, 2] is a simple hand-calculated method that measures quick delay estimation. It ha...
This paper presents a novel gate sizing methodology to mini-mize the leakage power in the presence o...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...