This report introduces a shared resource arbitration scheme“DPQ- Dynamic Priority Queue”which provides bandwidth guarantees and low worst case latency to each master in an MPSoC. Being a non-trivial candidate for timing analysis, SDRAM has been chosen as a showcase, but the approach is valid for any shared resource arbitration. Due to its significant cost, data rate and physical size advantages, SDRAM is a potential can-didate for cost sensitive, safety critical and space conserving systems. The variable access latency is a major drawback of SDRAM that induces largely over estimated Worst Case Execution Time (WCET) bounds of applications. In this report we present the DPQ together with an algorithm to predict the shared SDRAM’s worst case l...
While the computing industry has shifted from single-core to multi-core processors for performance g...
Abstract In the development of hard real-time systems, knowledge of the Worst-Case Execution Time (W...
Multicore technology has the potential for drastically increasing productivity of embedded real-time...
Abstract—SDRAM is a popular off-chip memory that provides large data storage, high data rates, and i...
Abstract—The transition towards multi-processor systems with shared resources is challenging for rea...
Shared memory arbiters play a major role in determining the Worst Case Execution Time (Wcet) of appl...
A present-day System-on-Chip (SoC) runs a wide range of applications with diverse real-time requirem...
Abstract—In state-of-the-art multi-processor systems-on-chip (MPSoC), interconnect of processing ele...
Numerous researchers have studied the contention that arises among tasks running in parallel on a mu...
The convergence of application domains in new systems-on-chip (SoC) results in systems with many app...
Dynamic RAM (DRAM) is a source of memory contention and interference problems on commercial of the s...
The use of multicores is becoming widespread inthe field of embedded systems, many of which have rea...
In this paper, we propose an approach to calculate worst-case ex-ecution times (WCET) of tasks runni...
Memory requirements of intellectual property components (IP) in contemporary multi-processor systems...
In this paper, we propose a first step towards a time pre-dictable computer architecture for single-...
While the computing industry has shifted from single-core to multi-core processors for performance g...
Abstract In the development of hard real-time systems, knowledge of the Worst-Case Execution Time (W...
Multicore technology has the potential for drastically increasing productivity of embedded real-time...
Abstract—SDRAM is a popular off-chip memory that provides large data storage, high data rates, and i...
Abstract—The transition towards multi-processor systems with shared resources is challenging for rea...
Shared memory arbiters play a major role in determining the Worst Case Execution Time (Wcet) of appl...
A present-day System-on-Chip (SoC) runs a wide range of applications with diverse real-time requirem...
Abstract—In state-of-the-art multi-processor systems-on-chip (MPSoC), interconnect of processing ele...
Numerous researchers have studied the contention that arises among tasks running in parallel on a mu...
The convergence of application domains in new systems-on-chip (SoC) results in systems with many app...
Dynamic RAM (DRAM) is a source of memory contention and interference problems on commercial of the s...
The use of multicores is becoming widespread inthe field of embedded systems, many of which have rea...
In this paper, we propose an approach to calculate worst-case ex-ecution times (WCET) of tasks runni...
Memory requirements of intellectual property components (IP) in contemporary multi-processor systems...
In this paper, we propose a first step towards a time pre-dictable computer architecture for single-...
While the computing industry has shifted from single-core to multi-core processors for performance g...
Abstract In the development of hard real-time systems, knowledge of the Worst-Case Execution Time (W...
Multicore technology has the potential for drastically increasing productivity of embedded real-time...