Abstract—In state-of-the-art multi-processor systems-on-chip (MPSoC), interconnect of processing elements has a major impact on the system’s overall average-case and worst-case performance. Moreover, in real-time applications predictability of inter-chip communication latency is imperative for bounding the response time of the overall system. In shared-memory MPSoCs buses are still the prevalent means of on-chip communication for small to medium size chip-multi-processors (CMPs). Still, bus arbitra-tion schemes employed in current architectures either deliver good average-case performance (i.e. maximize bus utilization) or enable tight bounding of worst-case-execution time. This paper presents a shared bus arbitration approach allowing high...
ABSTRACT :In System on Chip (SoC) buses, intellectual properties (IPs) need to communicate with each...
Memory access performance is strongly dependent on the processing sequence of memory transactions. O...
This thesis explores using busses in communication architectures and control structures. First, we i...
The multiprocessor SoC designs have more than one processor and huge memory on the same chip. SoC co...
As technology scales toward deep submicron, the integration of a large number of IP blocks on the sa...
This report introduces a shared resource arbitration scheme“DPQ- Dynamic Priority Queue”which provid...
Shared memory arbiters play a major role in determining the Worst Case Execution Time (Wcet) of appl...
Abstract- We present a bus arbitration scheme for soft real-time constrained embedded systems. Some ...
The convergence of application domains in new systems-on-chip (SoC) results in systems with many app...
Fair arbitration in the access to hardware shared resources is fundamental to obtain low worst-case ...
The use of multicores is becoming widespread inthe field of embedded systems, many of which have rea...
Predictable arbitration policies, such as Time Division Multiplexing (TDM) and Round-Robin (RR), are...
A present-day System-on-Chip (SoC) runs a wide range of applications with diverse real-time requirem...
Earlier performance studies of multiple-bus multiprocessor systems assume a random selection of comp...
ABSTRACT :In System on Chip (SoC) buses, intellectual properties (IPs) need to communicate with each...
Memory access performance is strongly dependent on the processing sequence of memory transactions. O...
This thesis explores using busses in communication architectures and control structures. First, we i...
The multiprocessor SoC designs have more than one processor and huge memory on the same chip. SoC co...
As technology scales toward deep submicron, the integration of a large number of IP blocks on the sa...
This report introduces a shared resource arbitration scheme“DPQ- Dynamic Priority Queue”which provid...
Shared memory arbiters play a major role in determining the Worst Case Execution Time (Wcet) of appl...
Abstract- We present a bus arbitration scheme for soft real-time constrained embedded systems. Some ...
The convergence of application domains in new systems-on-chip (SoC) results in systems with many app...
Fair arbitration in the access to hardware shared resources is fundamental to obtain low worst-case ...
The use of multicores is becoming widespread inthe field of embedded systems, many of which have rea...
Predictable arbitration policies, such as Time Division Multiplexing (TDM) and Round-Robin (RR), are...
A present-day System-on-Chip (SoC) runs a wide range of applications with diverse real-time requirem...
Earlier performance studies of multiple-bus multiprocessor systems assume a random selection of comp...
ABSTRACT :In System on Chip (SoC) buses, intellectual properties (IPs) need to communicate with each...
Memory access performance is strongly dependent on the processing sequence of memory transactions. O...
This thesis explores using busses in communication architectures and control structures. First, we i...