This paper presents a VLSI macro-cell for the implementation of full-search (FS) motion estimation that is a key issue of various video processing and compression standards such as MPEG and H.263. Beyond the usual algorithm, advanced-prediction and static-priority options are supported to improve the SNR/bit-rate efficiency. The architecture is fully parametric in terms of block size and maximum search area size and the latter is also dynamically programmable. Based on a hardware multiplexing strategy and a saturation mechanism, the architecture features high throughput/area efficiency and reduced hardware complexity with respect to conventional FS systolic arrays. Two ASICs were implemented on a 0.25 mum CMOS technology. The high-speed one...
The need of video compression in the modern age of visual communication cannot be over-emphasized. T...
A data-adaptive video motion estimation algorithm and its low-power VLSI implementation are presente...
[[abstract]]© 1995 Institute of Electrical and Electronics Engineers - This paper presents a new sys...
In this paper a new VLSI architecture, called ALPHA-B, for the motion estimation full-search algorit...
In this paper a new VLSI architecture for the implementation of an enhanced full-search motion estim...
This paper presents an efficient VLSI architecture design to achieve real time video processing usin...
Motion estimation (ME) process consumes up to 70 % of the total encoding time of video transmission....
[[abstract]]In this paper, we propose a hierarchical motion estimation algorithm and develop VLSI ar...
A new efficient type I architecture for motion estimation in video sequences based on the Full-Searc...
With the advent of new video standards such as MPEG-4 part-10 and H.264/H.26L, demands for advanced ...
Hardware accelerators for motion estimation has been an active area of research over recent years. S...
Motion estimation (ME) process consumes up to 70 % of the total encoding time of video transmission....
This paper presents a VLSI architecture for a low complexity motion estimation algorithm, referred t...
[[abstract]]The authors propose a fast hierarchical motion estimation algorithm with competent perfo...
This study contributes to the domain of application specific adaptive hardware architectures with a ...
The need of video compression in the modern age of visual communication cannot be over-emphasized. T...
A data-adaptive video motion estimation algorithm and its low-power VLSI implementation are presente...
[[abstract]]© 1995 Institute of Electrical and Electronics Engineers - This paper presents a new sys...
In this paper a new VLSI architecture, called ALPHA-B, for the motion estimation full-search algorit...
In this paper a new VLSI architecture for the implementation of an enhanced full-search motion estim...
This paper presents an efficient VLSI architecture design to achieve real time video processing usin...
Motion estimation (ME) process consumes up to 70 % of the total encoding time of video transmission....
[[abstract]]In this paper, we propose a hierarchical motion estimation algorithm and develop VLSI ar...
A new efficient type I architecture for motion estimation in video sequences based on the Full-Searc...
With the advent of new video standards such as MPEG-4 part-10 and H.264/H.26L, demands for advanced ...
Hardware accelerators for motion estimation has been an active area of research over recent years. S...
Motion estimation (ME) process consumes up to 70 % of the total encoding time of video transmission....
This paper presents a VLSI architecture for a low complexity motion estimation algorithm, referred t...
[[abstract]]The authors propose a fast hierarchical motion estimation algorithm with competent perfo...
This study contributes to the domain of application specific adaptive hardware architectures with a ...
The need of video compression in the modern age of visual communication cannot be over-emphasized. T...
A data-adaptive video motion estimation algorithm and its low-power VLSI implementation are presente...
[[abstract]]© 1995 Institute of Electrical and Electronics Engineers - This paper presents a new sys...