Reconfigurable hardware can be used to build a multitasking system where tasks are assigned to HW resources at run-time according to the requirements of the running applications. These tasks are frequently represented as direct acyclic graphs and their execution is typically controlled by an embedded processor that schedules the graph execution. In order to improve the efficiency of the system, the scheduler can apply prefetch and reuse techniques that can greatly reduce the reconfiguration latencies. For an embedded processor all these computations represent a heavy computational load that can significantly reduce the system performance. To overcome this problem we have implemented a HW scheduler using reconfigurable resources. In addition...
FPGAs are widely used in today's embedded systems design due to their low cost, high performance, an...
In this paper we present a novel scheduling technique for partially-reconfigurable FPGA-based system...
We consider the problem of scheduling the operations of a data flow graph in a reconfigurable comput...
New generation embedded systems demand high performance, efficiency and flexibility. Reconfigurable ...
Reconfigurable hardware can be used to build multi tasking systems that dynamically adapt themselves...
Reconfigurable HW can be used to build a hardware multitasking system where tasks can be assigned to...
Aim of this paper is to define a scheduling of the task graph of an application that minimizes its t...
Dynamically reconfigurable hardware is a promising technology that combines in the same device both ...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
Abstract—Reconfigurable Computers (RC) can provide signif-icant performance improvement for domain a...
By utilizing massively parallel circuit design in FPGAs, the overall system efficiency, in terms of ...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
Summarization: Partial reconfiguration suffers from the inherent high latency and low throughput whi...
This work proposes an exact ILP formulation for the task scheduling problem on a 2D dynamically and ...
High-performance reconfigurable computing involves acceleration of significant portions of an ap-pli...
FPGAs are widely used in today's embedded systems design due to their low cost, high performance, an...
In this paper we present a novel scheduling technique for partially-reconfigurable FPGA-based system...
We consider the problem of scheduling the operations of a data flow graph in a reconfigurable comput...
New generation embedded systems demand high performance, efficiency and flexibility. Reconfigurable ...
Reconfigurable hardware can be used to build multi tasking systems that dynamically adapt themselves...
Reconfigurable HW can be used to build a hardware multitasking system where tasks can be assigned to...
Aim of this paper is to define a scheduling of the task graph of an application that minimizes its t...
Dynamically reconfigurable hardware is a promising technology that combines in the same device both ...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
Abstract—Reconfigurable Computers (RC) can provide signif-icant performance improvement for domain a...
By utilizing massively parallel circuit design in FPGAs, the overall system efficiency, in terms of ...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
Summarization: Partial reconfiguration suffers from the inherent high latency and low throughput whi...
This work proposes an exact ILP formulation for the task scheduling problem on a 2D dynamically and ...
High-performance reconfigurable computing involves acceleration of significant portions of an ap-pli...
FPGAs are widely used in today's embedded systems design due to their low cost, high performance, an...
In this paper we present a novel scheduling technique for partially-reconfigurable FPGA-based system...
We consider the problem of scheduling the operations of a data flow graph in a reconfigurable comput...