With rapid technology scaling, the proportion of the static power consumption catches up with dynamic power consumption gradually. To decrease leakage consumption is becoming more and more important in low-power design. This paper presents a power-gating scheme for P-DTGAL (p-type dual transmission gate adiabatic logic) circuits to reduce leakage power dissipations under deep submicron process. The energy dissipations of P-DTGAL circuits with power-gating scheme are investigated in different processes, frequencies and active ratios. BSIM4 model is adopted to reflect the characteristics of the leakage currents. HSPICE simulations show that the leakage loss is greatly reduced by using the P-DTGAL with power-gating techniques
AbstractThis paper presents low voltage adiabatic flip-flops with power-gating techniques. The flip-...
With the growing technology and markets demand necessitated the immediacy efforts in the field of de...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...
Technology scaling increases the density and performance of nanometer circuits, resulting in both la...
Technology scaling increases the density and performance of nanometer circuits, resulting in both la...
With the technology scaling down, leakage power becomes an important part of total power consumption...
Due to various advantages, CMOS are being widely used in designing of LSI(Large Scale Integration) &...
Power dissipation is a key consideration in the design of nano-scale CMOS VLSI circuits. Various tec...
With ever-increasing growth in VLSI technologies the number of gates per chip area is constantly inc...
AbstractThis paper presents low voltage adiabatic flip-flops with power-gating techniques. The flip-...
Due to the exponential increase of subthreshold and gate leakage currents with technology scaling, l...
Abstract. The yield of adiabatic circuits strongly depends on the effects of parameter variations on...
A new adiabatic circuit technique called adiabatic differential cascode voltage switch with compleme...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
With the growing technology and markets demand necessitated the immediacy efforts in the field of de...
AbstractThis paper presents low voltage adiabatic flip-flops with power-gating techniques. The flip-...
With the growing technology and markets demand necessitated the immediacy efforts in the field of de...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...
Technology scaling increases the density and performance of nanometer circuits, resulting in both la...
Technology scaling increases the density and performance of nanometer circuits, resulting in both la...
With the technology scaling down, leakage power becomes an important part of total power consumption...
Due to various advantages, CMOS are being widely used in designing of LSI(Large Scale Integration) &...
Power dissipation is a key consideration in the design of nano-scale CMOS VLSI circuits. Various tec...
With ever-increasing growth in VLSI technologies the number of gates per chip area is constantly inc...
AbstractThis paper presents low voltage adiabatic flip-flops with power-gating techniques. The flip-...
Due to the exponential increase of subthreshold and gate leakage currents with technology scaling, l...
Abstract. The yield of adiabatic circuits strongly depends on the effects of parameter variations on...
A new adiabatic circuit technique called adiabatic differential cascode voltage switch with compleme...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
With the growing technology and markets demand necessitated the immediacy efforts in the field of de...
AbstractThis paper presents low voltage adiabatic flip-flops with power-gating techniques. The flip-...
With the growing technology and markets demand necessitated the immediacy efforts in the field of de...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...