I describe the design and implementation plans for a computer that is optimized as a microcoded interpreter for Scheme. The computer executes SCode, a typed-pointer representation. The memory system has low-latency as well as high throughput. Multiple execution units in the processor complete complex operations in less than one memory cycle, allowing efficient use of memory bandwidth. The processor provides hardware support for tagged data objects and runtime type checking. I will discuss the motivation for this machine, its architecture, why it can interpret Scheme efficiently, and the computer-aided design tools developed for building this computer
Typescript (photocopy).The objective of this dissertation is to design an instruction set that will ...
: Advanced architectural features of microprocessors like instruction level parallelism and pipeline...
We design the microarchitecture of the Multi-Level Computing Architecture (MLCA), focusing on its C...
We have designed and implemented a single-chip microcomputer (which we call SCHEME-79) which direc...
Scheme86 is a computer system designed to interpret programs written in the Scheme dialect of Lisp...
This paper describes the design and implementation of the Scheme Machine, a symbolic computer derive...
Abstract. Due to their tight memory constraints, small microcontroller based embedded systems have t...
Includes bibliographical references (pages 73-75)This thesis is concerned with the application of mi...
This paper describes the design goals, micro-architecture, and implementation of the microprogrammed...
Graduation date: 1980The purpose of this research is to design a high level language\ud (HLL) suitab...
The Scheme86 and the HP Precision Architectures represent different trends in computer processor d...
This thesis presents the detailed logical design of a serial, general-purpose digital computer with ...
From the earliest days of computers until the early 1970s, the trend in computer architecture was to...
Abstract. It is well-known that the main disadvantages associated with recon-figurable hardware are ...
This paper describes the design goals, micro-architecture. and implementation of the microprogrammed...
Typescript (photocopy).The objective of this dissertation is to design an instruction set that will ...
: Advanced architectural features of microprocessors like instruction level parallelism and pipeline...
We design the microarchitecture of the Multi-Level Computing Architecture (MLCA), focusing on its C...
We have designed and implemented a single-chip microcomputer (which we call SCHEME-79) which direc...
Scheme86 is a computer system designed to interpret programs written in the Scheme dialect of Lisp...
This paper describes the design and implementation of the Scheme Machine, a symbolic computer derive...
Abstract. Due to their tight memory constraints, small microcontroller based embedded systems have t...
Includes bibliographical references (pages 73-75)This thesis is concerned with the application of mi...
This paper describes the design goals, micro-architecture, and implementation of the microprogrammed...
Graduation date: 1980The purpose of this research is to design a high level language\ud (HLL) suitab...
The Scheme86 and the HP Precision Architectures represent different trends in computer processor d...
This thesis presents the detailed logical design of a serial, general-purpose digital computer with ...
From the earliest days of computers until the early 1970s, the trend in computer architecture was to...
Abstract. It is well-known that the main disadvantages associated with recon-figurable hardware are ...
This paper describes the design goals, micro-architecture. and implementation of the microprogrammed...
Typescript (photocopy).The objective of this dissertation is to design an instruction set that will ...
: Advanced architectural features of microprocessors like instruction level parallelism and pipeline...
We design the microarchitecture of the Multi-Level Computing Architecture (MLCA), focusing on its C...