Scaling up conventional processor architectures cannot translate the ever-increasing number of transistors into comparable application performance. Although the trend is to shift from single-core to multi-core architectures, utilizing these multiple cores is not a trivial task for many applications due to thread synchronization and weak memory consistency issues. This is especially true for applications in real-time embedded systems since timing analysis becomes more complicated due to contention on shared resources. One inherent reason for the limited use of instruction-level parallelism (ILP) by conventional processors is the use of registers. Therefore, some recent processors bypass register usage by directly communicating values from pr...
Department Head: L. Darrell Whitley.2005 Fall.Includes bibliographical references (pages 121-126).Co...
The difficulty of effectively parallelizing code for multicore processors, combined with the end of ...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
Future performance improvements must come from the exploitation of concurrency at all levels. Recen...
Coarse-grained reconfigurable architectures and other exposed datapath architectures such as transpo...
This thesis presents a systematic study of two modes of program execution: synchronous and asynchron...
In recent years, with only small fractions of modern processors now accessible in a single cycle, co...
Journal ArticleModern superscalar processors use wide instruction issue widths and out-of-order exe...
The term "dataflow" generally encompasses three distinct aspects of computation - a data-driven mode...
Reconfigurable computing traditionally consists of a data path machine (such as an FPGA) acting as ...
This work presents a practical implementation of a uni-processor system design. This design, named D...
The performance characteristics of asynchronous circuits are quite different from those of their syn...
The paper presents an overview of the parallel computing models, architectures, and research project...
This paper presents some recent advanced dataflow architectures. While the dataflow concept offers t...
Although they are powerful intermediate representations for compilers, pure dataflow graphs are inco...
Department Head: L. Darrell Whitley.2005 Fall.Includes bibliographical references (pages 121-126).Co...
The difficulty of effectively parallelizing code for multicore processors, combined with the end of ...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
Future performance improvements must come from the exploitation of concurrency at all levels. Recen...
Coarse-grained reconfigurable architectures and other exposed datapath architectures such as transpo...
This thesis presents a systematic study of two modes of program execution: synchronous and asynchron...
In recent years, with only small fractions of modern processors now accessible in a single cycle, co...
Journal ArticleModern superscalar processors use wide instruction issue widths and out-of-order exe...
The term "dataflow" generally encompasses three distinct aspects of computation - a data-driven mode...
Reconfigurable computing traditionally consists of a data path machine (such as an FPGA) acting as ...
This work presents a practical implementation of a uni-processor system design. This design, named D...
The performance characteristics of asynchronous circuits are quite different from those of their syn...
The paper presents an overview of the parallel computing models, architectures, and research project...
This paper presents some recent advanced dataflow architectures. While the dataflow concept offers t...
Although they are powerful intermediate representations for compilers, pure dataflow graphs are inco...
Department Head: L. Darrell Whitley.2005 Fall.Includes bibliographical references (pages 121-126).Co...
The difficulty of effectively parallelizing code for multicore processors, combined with the end of ...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...