In recent years, with only small fractions of modern processors now accessible in a single cycle, computer architects constantly fight against propagation issues across the die. Unfortunately this trend continues to shift inward, and now the even most internal features of the pipeline are designed around communication, not computation. To address the inward creep of this constraint, this work focuses on the characterization of communication within the pipeline itself, architectural techniques to avoid it when possible, and layout co-design for early detection of problems. I present work in creating a novel detection tool for common case operand movement which can rapidly characterize an applications dataflow patterns. The results produce...
Journal ArticleModern superscalar processors use wide instruction issue widths and out-of-order exe...
Timing speculation has been proposed as a technique for maximizing energy efficiency of processors w...
There is still much performance to be gained by out-of-order processors with wider issue widths. Ho...
In recent years, with only small fractions of modern processors now accessible in a single cycle, co...
Processor efficiency can be described with the help of a number of desirable effects or metrics, f...
textSilicon reliability has reemerged as a very important problem in digital system design. As volta...
Scope and Method of Study:Superscalar processors with wide instruction fetch only results in diminis...
In the modern era of wire-dominated architectures, specific effort must be made to reduce needless c...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Future performance improvements must come from the exploitation of concurrency at all levels. Recen...
Two forms of variation, namely, Spatial or Process Variation, and Temporal Variation or Aging, are b...
Institute for Computing Systems ArchitectureSuperscalar processors contain large, complex structures...
With ubiquitous multi-core architectures, a major challenge is how to effectively use these machines...
Scaling up conventional processor architectures cannot translate the ever-increasing number of trans...
This thesis is concerned with hardware approaches for maximizing the number of independent instructi...
Journal ArticleModern superscalar processors use wide instruction issue widths and out-of-order exe...
Timing speculation has been proposed as a technique for maximizing energy efficiency of processors w...
There is still much performance to be gained by out-of-order processors with wider issue widths. Ho...
In recent years, with only small fractions of modern processors now accessible in a single cycle, co...
Processor efficiency can be described with the help of a number of desirable effects or metrics, f...
textSilicon reliability has reemerged as a very important problem in digital system design. As volta...
Scope and Method of Study:Superscalar processors with wide instruction fetch only results in diminis...
In the modern era of wire-dominated architectures, specific effort must be made to reduce needless c...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Future performance improvements must come from the exploitation of concurrency at all levels. Recen...
Two forms of variation, namely, Spatial or Process Variation, and Temporal Variation or Aging, are b...
Institute for Computing Systems ArchitectureSuperscalar processors contain large, complex structures...
With ubiquitous multi-core architectures, a major challenge is how to effectively use these machines...
Scaling up conventional processor architectures cannot translate the ever-increasing number of trans...
This thesis is concerned with hardware approaches for maximizing the number of independent instructi...
Journal ArticleModern superscalar processors use wide instruction issue widths and out-of-order exe...
Timing speculation has been proposed as a technique for maximizing energy efficiency of processors w...
There is still much performance to be gained by out-of-order processors with wider issue widths. Ho...