The use of reconfigurable computing for accelerating floating-point intensive codes is becoming common due to the availability of DSPs in new-generation FPGAs. We present the design of an efficient, pipelined floating-point datapath for calculating the logarithm function on reconfigurable devices. We integrate the datapath into a stand-alone LUT-based (Looku
Abstract—The realization of functions such as log() and antilog() in hardware is of considerable rel...
Bu çalışmada, belirli bir tabanda logaritma hesaplaması yapan İndirgemeli CORDIC Tabanlı Logaritma Ç...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
The advent of reconfigurable co-processors based on field-programmable gate arrays has renewed inter...
As FPGAs are increasingly being used for floating-point computing, the feasibility of a library of f...
In recent years we have investigated the use of a logarithmic number representation as an alternativ...
Elementary function design has recently been added yet another level of flexibility with the integra...
This paper presents a low-error, low-area FPGA-based hardware logarithm generator for digital signal...
International audienceThe high performance and capacity of current FPGAs makes them suitable as acce...
Multimedia and communication algorithms from the embedded system domain often make extensive use of ...
A low cost, high-speed architecture for the computation of the binary logarithm is proposed. It is b...
This paper proposes optimizations of the methods and parameters used in both mathematical approximat...
Transcendental functions are an important part of algorithms in many fields. However, the hardware a...
The aim of this thesis is to compare the implementation of parameterisable LNS (logarithmic number s...
This thesis presents two novel algorithms for converting a normalised binary floating point number i...
Abstract—The realization of functions such as log() and antilog() in hardware is of considerable rel...
Bu çalışmada, belirli bir tabanda logaritma hesaplaması yapan İndirgemeli CORDIC Tabanlı Logaritma Ç...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
The advent of reconfigurable co-processors based on field-programmable gate arrays has renewed inter...
As FPGAs are increasingly being used for floating-point computing, the feasibility of a library of f...
In recent years we have investigated the use of a logarithmic number representation as an alternativ...
Elementary function design has recently been added yet another level of flexibility with the integra...
This paper presents a low-error, low-area FPGA-based hardware logarithm generator for digital signal...
International audienceThe high performance and capacity of current FPGAs makes them suitable as acce...
Multimedia and communication algorithms from the embedded system domain often make extensive use of ...
A low cost, high-speed architecture for the computation of the binary logarithm is proposed. It is b...
This paper proposes optimizations of the methods and parameters used in both mathematical approximat...
Transcendental functions are an important part of algorithms in many fields. However, the hardware a...
The aim of this thesis is to compare the implementation of parameterisable LNS (logarithmic number s...
This thesis presents two novel algorithms for converting a normalised binary floating point number i...
Abstract—The realization of functions such as log() and antilog() in hardware is of considerable rel...
Bu çalışmada, belirli bir tabanda logaritma hesaplaması yapan İndirgemeli CORDIC Tabanlı Logaritma Ç...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...