Based on a hierarchical verification methodology, we present an arithmetic circuit verifier ACV, in which circuits expressed in a hardware description language, also called ACV, are symbolically verified using Binary Decision Diagrams for Boolean functions and multiplicative Binary Moment Diagrams (*BMDs) for wordlevel functions. A circuit is described in ACV as a hierarchy of modules. Each module has a structural definition as an interconnectionof logic gates and other modules. Modules may also have functional descriptions, declaring the numeric encodings of the inputs and outputs, as well as specifying their functionality in terms of arithmetic expressions. Verification then proceeds recursively, proving that each module in the hierarchy...
International audienceThe paper presents a new approach to functional, bit-level verification of ari...
This dissertation investigates the problems of two distinctive formal verification techniques for ve...
We propose a normalization technique for verifying arithmetic circuits in a bounded model checking e...
Based on a hierarchical verification methodology, we present an arithmetic circuit verifier ACV, in ...
Binary moment diagrams (BMDs) provide a canonical representation for linear functions similar to the...
International audienceThe paper presents an algebraic approach to functional verification of gate-le...
Abstract—One of the most sev ere shortcomings of currently av ailable equiv alence checkers is their...
. In this paper, we present methods for eliminating higher-order quantifiers in proof goals arising ...
In this paper, we propose a new data structure called multiplicative power hybrid decision diagrams ...
This dissertation investigates the problems of two distinctive formal verification techniques for ve...
thesisFormal verification of arithmetic circuits checks whether or not a gate-level circuit correctl...
I have designed and implemented a system for the multilevel verification of synchronous MOS VLSI c...
Abstract I Distribution Unlimited I have designed and implemented a system for the multilevel verifi...
BDD-based approaches cannot handle some arithmetic functions such as multiplication efficiently, whi...
If real number calculations are implemented as circuits, only a limited preciseness can be obtained....
International audienceThe paper presents a new approach to functional, bit-level verification of ari...
This dissertation investigates the problems of two distinctive formal verification techniques for ve...
We propose a normalization technique for verifying arithmetic circuits in a bounded model checking e...
Based on a hierarchical verification methodology, we present an arithmetic circuit verifier ACV, in ...
Binary moment diagrams (BMDs) provide a canonical representation for linear functions similar to the...
International audienceThe paper presents an algebraic approach to functional verification of gate-le...
Abstract—One of the most sev ere shortcomings of currently av ailable equiv alence checkers is their...
. In this paper, we present methods for eliminating higher-order quantifiers in proof goals arising ...
In this paper, we propose a new data structure called multiplicative power hybrid decision diagrams ...
This dissertation investigates the problems of two distinctive formal verification techniques for ve...
thesisFormal verification of arithmetic circuits checks whether or not a gate-level circuit correctl...
I have designed and implemented a system for the multilevel verification of synchronous MOS VLSI c...
Abstract I Distribution Unlimited I have designed and implemented a system for the multilevel verifi...
BDD-based approaches cannot handle some arithmetic functions such as multiplication efficiently, whi...
If real number calculations are implemented as circuits, only a limited preciseness can be obtained....
International audienceThe paper presents a new approach to functional, bit-level verification of ari...
This dissertation investigates the problems of two distinctive formal verification techniques for ve...
We propose a normalization technique for verifying arithmetic circuits in a bounded model checking e...