Conventional approaches for fixed-point implementation of digital signal processing algorithms require the scaling and word-length (WL) optimization at the algorithm level and the high-level synthesis for functional unit sharing at the architecture level. However, the algorithm-level WL optimization has a few limitations because it can neither utilize the functional unit sharing information for signal grouping nor estimate the hardware cost for each operation accurately. In this study, we develop a combined WL optimization and high-level synthesis algorithm not only to minimize the hardware implementation cost, but also to reduce the optimization time significantly. This software initially finds the WL sensitivity or minimum WL of each sign...
Hon-keung Kwan.Thesis (M.Phil.)--Chinese University of Hong Kong.Bibliography: leaves 150-156
International audienceThe problem of converting floating point algorithms to implementation friendly...
We present a performance analysis framework that efficiently generates and analyzes hardware archite...
This paper addresses the problem of choosing different word-lengths for each functional unit in fixe...
International audienceField programmable gate arrays (FPGAs) are now considered as a real alternativ...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
Field Programmable Gate Arrays (FPGAs) are now considered as a real alternative for Digital Signal P...
International audienceTime-to-market and implementation cost are high-priority considerations in the...
International audienceThis article presents a word-length optimization problem under accuracy constr...
Abstract—Digital signal processors with Harvard architecture are being gradually replaced by digital...
textMany digital signal processing and communication algorithms are first simulated using floating-...
which permits unrestricted use, distribution, and reproduction in any medium, provided the original ...
High-level synthesis is a novel method to generate a RT-level hardware description automatically fro...
Prior to about 1980, real-time signal processing development work was dominated by hardware design t...
Includes bibliographical references (page 49).As the data rates of today's communication systems inc...
Hon-keung Kwan.Thesis (M.Phil.)--Chinese University of Hong Kong.Bibliography: leaves 150-156
International audienceThe problem of converting floating point algorithms to implementation friendly...
We present a performance analysis framework that efficiently generates and analyzes hardware archite...
This paper addresses the problem of choosing different word-lengths for each functional unit in fixe...
International audienceField programmable gate arrays (FPGAs) are now considered as a real alternativ...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
Field Programmable Gate Arrays (FPGAs) are now considered as a real alternative for Digital Signal P...
International audienceTime-to-market and implementation cost are high-priority considerations in the...
International audienceThis article presents a word-length optimization problem under accuracy constr...
Abstract—Digital signal processors with Harvard architecture are being gradually replaced by digital...
textMany digital signal processing and communication algorithms are first simulated using floating-...
which permits unrestricted use, distribution, and reproduction in any medium, provided the original ...
High-level synthesis is a novel method to generate a RT-level hardware description automatically fro...
Prior to about 1980, real-time signal processing development work was dominated by hardware design t...
Includes bibliographical references (page 49).As the data rates of today's communication systems inc...
Hon-keung Kwan.Thesis (M.Phil.)--Chinese University of Hong Kong.Bibliography: leaves 150-156
International audienceThe problem of converting floating point algorithms to implementation friendly...
We present a performance analysis framework that efficiently generates and analyzes hardware archite...