This paper addresses the problem of choosing different word-lengths for each functional unit in fixed-point implementations of DSP algorithms. A symbolic-noise analysis method is introduced for high-level synthesis of DSP algorithms in digital hardware, together with a vector evaluated genetic algorithm for multiple objective optimization. The ability of this method to combine word-length optimization with high-level synthesis parameters and costs to minimize the over all design cost is demonstrated by example designs
Abstract—We consider the extent to which the bit-level repre-sentation of variables can be used to o...
International audienceThe problem of converting floating point algorithms to implementation friendly...
International audienceDigital signal processing applications are implemented in embedded systems wit...
This paper addresses the problem of computational error modeling and analysis. Choosing different wo...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
This paper addresses the problem of computational error modeling and analysis. Choosing different wo...
International audienceField programmable gate arrays (FPGAs) are now considered as a real alternativ...
The word-length of Functional Units (FU) has a great impact on design costs. This paper addresses th...
Field Programmable Gate Arrays (FPGAs) are now considered as a real alternative for Digital Signal P...
Conventional approaches for fixed-point implementation of digital signal processing algorithms requi...
This thesis is concerned with the optimisation of Digital Signal Processing (DSP) algorithm impleme...
Abstract. Digital signal processing applications are implemented in embedded systems with fixed-poin...
IEEE Signal Processing SocietyA new family of arithmetic operators to optimize the implementation o...
A shared bus is a suitable structure for minimizing the interconnections costs in system synthesis. ...
textMany digital signal processing and communication algorithms are first simulated using floating-...
Abstract—We consider the extent to which the bit-level repre-sentation of variables can be used to o...
International audienceThe problem of converting floating point algorithms to implementation friendly...
International audienceDigital signal processing applications are implemented in embedded systems wit...
This paper addresses the problem of computational error modeling and analysis. Choosing different wo...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
This paper addresses the problem of computational error modeling and analysis. Choosing different wo...
International audienceField programmable gate arrays (FPGAs) are now considered as a real alternativ...
The word-length of Functional Units (FU) has a great impact on design costs. This paper addresses th...
Field Programmable Gate Arrays (FPGAs) are now considered as a real alternative for Digital Signal P...
Conventional approaches for fixed-point implementation of digital signal processing algorithms requi...
This thesis is concerned with the optimisation of Digital Signal Processing (DSP) algorithm impleme...
Abstract. Digital signal processing applications are implemented in embedded systems with fixed-poin...
IEEE Signal Processing SocietyA new family of arithmetic operators to optimize the implementation o...
A shared bus is a suitable structure for minimizing the interconnections costs in system synthesis. ...
textMany digital signal processing and communication algorithms are first simulated using floating-...
Abstract—We consider the extent to which the bit-level repre-sentation of variables can be used to o...
International audienceThe problem of converting floating point algorithms to implementation friendly...
International audienceDigital signal processing applications are implemented in embedded systems wit...