We present a software-based weighted random pattern scheme for testing delay faults in IP cores of programmable SoCs. We describe a method for determining static and transition probabilities (profiles) at the inputs of circuits with full-scan using testability metrics based on the targeted fault model. We use a genetic algorithm (GA) based search procedure to determine optimal profiles. We use these optimal profiles to generate a test program that runs on the processor core. This program applies test patterns to the target IP cores in the SoC and analyzes the test responses. This provides the flexibility of applying multiple profiles to the IP core under test to maximize fault coverage. This scheme does not incur the hardware overhead of lo...
This thesis describes the implementation of a system for analyzing circuits with respect to their pa...
Previous title: « RSIC Generation: A Solution for Logic BIST »International audienceHigh defect cove...
The current design and manufacturing semiconductor technologies require to test the products against...
Experience has shown that an excessive time penalty can be incurred when testing large scan circuits...
Abstract The implementation of a system for analyzing circuits with respect to their path-delay faul...
Complex digital systems are increasingly being manufactured on a single integrated circuit referred ...
International audienceThe combination of higher quality requirements and sensitivity of high perform...
System-on-a-chip (SoC) with reuse of intellectual property (IP) is gaining acceptance as the preferr...
Given the rapid increase in the clock frequency of integrated circuits, the quality requirements of ...
Abstract—Nanometric circuits and systems are increasingly susceptible to delay defects. This paper d...
Most BIST architectures use pseudo-random test pattern generators. However, whenever this technique ...
The combination of higher quality requirements and sensitivity of high performance circuits to delay...
Testing of embedded cores is very dicult in SOC (system-on-a-chip), since the core user may not know...
The semiconductor industry has widely accepted transition delay fault (TDF) and path delay fault (PD...
Software-based self-testing is a promising approach for the testing of processor cores which are emb...
This thesis describes the implementation of a system for analyzing circuits with respect to their pa...
Previous title: « RSIC Generation: A Solution for Logic BIST »International audienceHigh defect cove...
The current design and manufacturing semiconductor technologies require to test the products against...
Experience has shown that an excessive time penalty can be incurred when testing large scan circuits...
Abstract The implementation of a system for analyzing circuits with respect to their path-delay faul...
Complex digital systems are increasingly being manufactured on a single integrated circuit referred ...
International audienceThe combination of higher quality requirements and sensitivity of high perform...
System-on-a-chip (SoC) with reuse of intellectual property (IP) is gaining acceptance as the preferr...
Given the rapid increase in the clock frequency of integrated circuits, the quality requirements of ...
Abstract—Nanometric circuits and systems are increasingly susceptible to delay defects. This paper d...
Most BIST architectures use pseudo-random test pattern generators. However, whenever this technique ...
The combination of higher quality requirements and sensitivity of high performance circuits to delay...
Testing of embedded cores is very dicult in SOC (system-on-a-chip), since the core user may not know...
The semiconductor industry has widely accepted transition delay fault (TDF) and path delay fault (PD...
Software-based self-testing is a promising approach for the testing of processor cores which are emb...
This thesis describes the implementation of a system for analyzing circuits with respect to their pa...
Previous title: « RSIC Generation: A Solution for Logic BIST »International audienceHigh defect cove...
The current design and manufacturing semiconductor technologies require to test the products against...