The current design and manufacturing semiconductor technologies require to test the products against delay related defects. However, complex acpSOC require low-overhead testability methods to keep the test cost at an acceptable level. Skewed-load tests seem to be the appropriate way to test delay faults in these acpSOC because the test application requires only one storage element per scan cell. Compressed skewed-load test generator based on genetic algorithm is proposed for wrapper-based logic cores of acpSOC. Deterministic population initialization is used to ensure the highest achievable aclTDF coverage for the given wrapper and scan cell order. The developed method performs test data compression by generating test vectors containing alr...
In this paper, we present a novel compression method and a low-cost decompression architecture that ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
This paper discusses a Genetic Algorithm-based method of generating test vectors for detecting fault...
The current design and manufacturing semiconductor technologies require to test the products against...
Abstract: The high power consumption during circuit test process can produce unwanted failures or ta...
Abstract|Test generation using deterministic faultoriented algorithms is highly complex and time-con...
We present a software-based weighted random pattern scheme for testing delay faults in IP cores of p...
This paper proposes a method to compute delay values in 3-valued fault simulation for test cubes whi...
An efficient automatic test pattern generator for I$\sb{DDQ}$ current testing of CMOS digital circui...
The generation of binary test patterns for VLSI devices belongs to the class of NP complete problems...
The increased noise/interference effects, such as crosstalk, power supply noise, substrate noise and...
[[abstract]]Increased noise/interference effects, such as crosstalk, power supply noise, substrate n...
21-26Testing is an essential part of any VLSI manufacturing system as it is necessary to separate b...
The paper presents the use of Genetic Algorithm to search for non-linear Autonomous Test Structures ...
To meet the market demand, next generation of technology appears with increasing speed and performan...
In this paper, we present a novel compression method and a low-cost decompression architecture that ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
This paper discusses a Genetic Algorithm-based method of generating test vectors for detecting fault...
The current design and manufacturing semiconductor technologies require to test the products against...
Abstract: The high power consumption during circuit test process can produce unwanted failures or ta...
Abstract|Test generation using deterministic faultoriented algorithms is highly complex and time-con...
We present a software-based weighted random pattern scheme for testing delay faults in IP cores of p...
This paper proposes a method to compute delay values in 3-valued fault simulation for test cubes whi...
An efficient automatic test pattern generator for I$\sb{DDQ}$ current testing of CMOS digital circui...
The generation of binary test patterns for VLSI devices belongs to the class of NP complete problems...
The increased noise/interference effects, such as crosstalk, power supply noise, substrate noise and...
[[abstract]]Increased noise/interference effects, such as crosstalk, power supply noise, substrate n...
21-26Testing is an essential part of any VLSI manufacturing system as it is necessary to separate b...
The paper presents the use of Genetic Algorithm to search for non-linear Autonomous Test Structures ...
To meet the market demand, next generation of technology appears with increasing speed and performan...
In this paper, we present a novel compression method and a low-cost decompression architecture that ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
This paper discusses a Genetic Algorithm-based method of generating test vectors for detecting fault...