The work presents a new principle for microprocessor design based on a pairwise balanced combinatorial arrangement of processing and memory elements. The proposed apparatus uses two operand instructions so that a set of executable machine instructions is partitioned by these address pairs. This partitioning allows concurrent processing of data independent instructions. Because the partitioning is done at compile-time, this design extracts substantial Instruction-Level Parallelism from executable code without the overhead of run-time methods. The sequential consistency of the concurrent execution of instructions, including indirect addressing and conditional jumps, is ensured by inserted directives and queues regulation. Generation of execut...
This dissertation has two parts, one addressing issues in the area of computer-aided software develo...
SIMP is a novel multiple instruction-pipeline parallel architecture. It is targeted for enhancing th...
This dissertation demonstrates that through the careful application of hardware and software techniq...
Extensive research as been done on extracting parallelism from single instruction stream processors....
Processors are main part of the calculation and decision making of a system. Today, due to the incre...
High-performance, general-purpose microprocessors serve as compute engines for computers ranging fro...
This paper presents a concurrent execution model and its micro-architecture based on in-order RISC p...
DS is a new microarchitecture that combines decoupled (DAE) and superscalar techniques to exploit in...
dataflow processors, superscalar processors, instruction scheduling, trace scheduling, software pipe...
To maximize the performance of wide-issue superscalar out-of-order microprocessors, the issue stage ...
Micro-architecture designs and methods are provided. A computer processing architecture may include ...
Multiscalar processors use a new, aggressive implementation paradigm for extracting large quantities...
A novel comprehensive and coherent approach for the purpose of increasing instruction-level parallel...
To achieve high performance, contemporary computer systems rely on two forms of parallelism: instruc...
Original Aims of the Project The implementation of a processor on an FPGA using combinators as the i...
This dissertation has two parts, one addressing issues in the area of computer-aided software develo...
SIMP is a novel multiple instruction-pipeline parallel architecture. It is targeted for enhancing th...
This dissertation demonstrates that through the careful application of hardware and software techniq...
Extensive research as been done on extracting parallelism from single instruction stream processors....
Processors are main part of the calculation and decision making of a system. Today, due to the incre...
High-performance, general-purpose microprocessors serve as compute engines for computers ranging fro...
This paper presents a concurrent execution model and its micro-architecture based on in-order RISC p...
DS is a new microarchitecture that combines decoupled (DAE) and superscalar techniques to exploit in...
dataflow processors, superscalar processors, instruction scheduling, trace scheduling, software pipe...
To maximize the performance of wide-issue superscalar out-of-order microprocessors, the issue stage ...
Micro-architecture designs and methods are provided. A computer processing architecture may include ...
Multiscalar processors use a new, aggressive implementation paradigm for extracting large quantities...
A novel comprehensive and coherent approach for the purpose of increasing instruction-level parallel...
To achieve high performance, contemporary computer systems rely on two forms of parallelism: instruc...
Original Aims of the Project The implementation of a processor on an FPGA using combinators as the i...
This dissertation has two parts, one addressing issues in the area of computer-aided software develo...
SIMP is a novel multiple instruction-pipeline parallel architecture. It is targeted for enhancing th...
This dissertation demonstrates that through the careful application of hardware and software techniq...