Abstract. There is a large class of circuits (including pipeline and outof-order execution components) which can be formally verified while completely ignoring the precise characteristics (e.g. word-size) of the data manipulated by the circuits. In the literature, this is often described as the use of uninterpreted functions, implying that the concrete operations applied to the data are abstracted into unknown and featureless functions. In this paper, we briefly introduce an abstract unifying model for such data-insensitive circuits, and claim that the development of such models, perhaps even a theory of circuit schemas, can significantly contribute to the development of efficient and comprehensive verification algorithms combining deductiv...
A logic simulator can prove the correctness of a digital circuit when it can be shown that only circ...
Abstract — In this paper, we propose a verification method for pipelined microprocessors with out-of...
Verifying the equivalence of sequential circuits is computationally expensive. Therefore it is inter...
Abstract. We present a new approach to the verification of hardware systems with data dependencies u...
rjonesOichips.intel.com Abstract. Several methods have recently been proposed for verifying processo...
. We present a new approach to the verification of hardware systems with data dependencies using tem...
This paper demonstrates the modeling and deductive verification of out-of-order microprocessors of v...
Asynchronous designs are typically modelled with non-deterministic next-state relations. When a det...
We present a decision method for automatic verification of a nontrivial class of systolic circuits. ...
The temporal logic model algorithm of E.M. Clarke et al. (ACM Trans. Prog. Lang. Syst., vol.8, no.2...
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla [17] is modified to repre...
Today's digital systems are at the forefront of modern technology. Electronic chips with a billion t...
We present a way to abstract functional units in symbolic simulation of actual circuits, thus achiev...
We study the applicability of the logic of Positive Equality with Uninterpreted Functions (PEUF) [2]...
We present a new approach to hardware verification based on describing circuits in Monadic Second-or...
A logic simulator can prove the correctness of a digital circuit when it can be shown that only circ...
Abstract — In this paper, we propose a verification method for pipelined microprocessors with out-of...
Verifying the equivalence of sequential circuits is computationally expensive. Therefore it is inter...
Abstract. We present a new approach to the verification of hardware systems with data dependencies u...
rjonesOichips.intel.com Abstract. Several methods have recently been proposed for verifying processo...
. We present a new approach to the verification of hardware systems with data dependencies using tem...
This paper demonstrates the modeling and deductive verification of out-of-order microprocessors of v...
Asynchronous designs are typically modelled with non-deterministic next-state relations. When a det...
We present a decision method for automatic verification of a nontrivial class of systolic circuits. ...
The temporal logic model algorithm of E.M. Clarke et al. (ACM Trans. Prog. Lang. Syst., vol.8, no.2...
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla [17] is modified to repre...
Today's digital systems are at the forefront of modern technology. Electronic chips with a billion t...
We present a way to abstract functional units in symbolic simulation of actual circuits, thus achiev...
We study the applicability of the logic of Positive Equality with Uninterpreted Functions (PEUF) [2]...
We present a new approach to hardware verification based on describing circuits in Monadic Second-or...
A logic simulator can prove the correctness of a digital circuit when it can be shown that only circ...
Abstract — In this paper, we propose a verification method for pipelined microprocessors with out-of...
Verifying the equivalence of sequential circuits is computationally expensive. Therefore it is inter...