In this paper, we present a functional partitioning method for low power real-time distributed embedded systems whose constituent nodes are systems-on-a-chip (SOCs). The systemlevel specification is assumed to be given as a set of task graphs. The goal is to partition the task graphs so that each partitioned segment is implemented as an SOC and the embedded system is realized as a distributed system of SOCs. Unlike most previous synthesis and partitioning tools, this technique merges partitioning and system synthesis (allocation, assignment, and scheduling) into one integrated process; both are implemented within a genetic algorithm. Genetic algorithms can escape local minima and explore the partitioning and synthesis design space efficie...
This study discusses hardware-software partitioning, which is useful for system-on-chip (SoC) applic...
This paper presents a graph-based algorithmic model that allows the tasks of high-level synthesis dy...
The first part of this thesis addresses dynamic power minimisation for data and control dominated em...
In this paper, we present a hardware-software co-synthesis system, called MOGAC, that partitions and...
In this paper we present an algorithm for system level hardware/software partitioning of heterogeneo...
Hardware/Software partitioning is one of the most important issues of codesign of embedded systems, ...
In this paper, we present an efficient two-step iterative synthesis approach for distributed embedde...
In this paper, we present a system synthesis algorithm, called MOCSYN, which partitions and schedule...
This article describes a new hardware-software cosynthesis algorithm that takes advantage of the str...
In this paper, we present a system synthesis algorithm, called MOCSYN, which partitions and schedule...
This paper presents a Genetic Algorithm (GA) based approach for Hardware/Software partitioning targe...
Abstract — Hardware–software co-synthesis starts with an embedded-system specification and results i...
A dynamic voltage scaling (DVS) technique for embedded systems expressed as conditional task graphs ...
In this paper, we provide a methodology to perform both bus partitioning and bus frequency assignmen...
[[abstract]]Transmitting compressed data can reduce inter-processor communication traffic and create...
This study discusses hardware-software partitioning, which is useful for system-on-chip (SoC) applic...
This paper presents a graph-based algorithmic model that allows the tasks of high-level synthesis dy...
The first part of this thesis addresses dynamic power minimisation for data and control dominated em...
In this paper, we present a hardware-software co-synthesis system, called MOGAC, that partitions and...
In this paper we present an algorithm for system level hardware/software partitioning of heterogeneo...
Hardware/Software partitioning is one of the most important issues of codesign of embedded systems, ...
In this paper, we present an efficient two-step iterative synthesis approach for distributed embedde...
In this paper, we present a system synthesis algorithm, called MOCSYN, which partitions and schedule...
This article describes a new hardware-software cosynthesis algorithm that takes advantage of the str...
In this paper, we present a system synthesis algorithm, called MOCSYN, which partitions and schedule...
This paper presents a Genetic Algorithm (GA) based approach for Hardware/Software partitioning targe...
Abstract — Hardware–software co-synthesis starts with an embedded-system specification and results i...
A dynamic voltage scaling (DVS) technique for embedded systems expressed as conditional task graphs ...
In this paper, we provide a methodology to perform both bus partitioning and bus frequency assignmen...
[[abstract]]Transmitting compressed data can reduce inter-processor communication traffic and create...
This study discusses hardware-software partitioning, which is useful for system-on-chip (SoC) applic...
This paper presents a graph-based algorithmic model that allows the tasks of high-level synthesis dy...
The first part of this thesis addresses dynamic power minimisation for data and control dominated em...