In this paper, we present a system synthesis algorithm, called MOCSYN, which partitions and schedules embedded system specifications to intellectual property cores in an integrated circuit. Given a system specification consisting of multiple periodic task graphs as well as a database of core and integrated circuit characteristics, MOCSYN synthesizes real-time heterogeneous single-chip hardware-software architectures using an adaptive multiobjective genetic algorithm that is designed to escape local minima. The use of multiobjective optimization allows a single system synthesis run to produce multiple designs which trade off different architectural features. Integrated circuit price, power consumption, and area are optimized under hard real-...
The recent years have witnessed a variety of new embedded applications. Typical examples include mob...
Modern embedded systems come with contradictory design constraints. On one hand, these systems often...
Abstract—As transistor sizes shrink, interconnects represent an increasing bottleneck for chip desig...
In this paper, we present a system synthesis algorithm, called MOCSYN, which partitions and schedule...
In this paper, we present a hardware-software co-synthesis system, called MOGAC, that partitions and...
Abstract. In this paper, we consider system-level synthesis as the problem of optimally mapping a ta...
This article presents a multiprocessor system-on-chip synthesis (MPSoC) algorithm that optimizes sys...
In this paper, we present a functional partitioning method for low power real-time distributed embed...
The recent spectacular progress in modern nanoelectronic technology enabled implementation of very c...
The microprocessor chip designer must solve the problem of partitioning millions of transistors into...
In this paper, we consider system- level synthesis as the problem of optimally mapping a task-level...
This book serves as a reference for researchers and designers in Embedded Systems who need to explor...
This thesis presents a cosynthesis tool designed to target single IC platforms containing both uncom...
The task of determining proper configuration of a PC system may be very difficult for a customer hav...
As the complexity of system design increases, use of pre-designed components, such as generalpurpose...
The recent years have witnessed a variety of new embedded applications. Typical examples include mob...
Modern embedded systems come with contradictory design constraints. On one hand, these systems often...
Abstract—As transistor sizes shrink, interconnects represent an increasing bottleneck for chip desig...
In this paper, we present a system synthesis algorithm, called MOCSYN, which partitions and schedule...
In this paper, we present a hardware-software co-synthesis system, called MOGAC, that partitions and...
Abstract. In this paper, we consider system-level synthesis as the problem of optimally mapping a ta...
This article presents a multiprocessor system-on-chip synthesis (MPSoC) algorithm that optimizes sys...
In this paper, we present a functional partitioning method for low power real-time distributed embed...
The recent spectacular progress in modern nanoelectronic technology enabled implementation of very c...
The microprocessor chip designer must solve the problem of partitioning millions of transistors into...
In this paper, we consider system- level synthesis as the problem of optimally mapping a task-level...
This book serves as a reference for researchers and designers in Embedded Systems who need to explor...
This thesis presents a cosynthesis tool designed to target single IC platforms containing both uncom...
The task of determining proper configuration of a PC system may be very difficult for a customer hav...
As the complexity of system design increases, use of pre-designed components, such as generalpurpose...
The recent years have witnessed a variety of new embedded applications. Typical examples include mob...
Modern embedded systems come with contradictory design constraints. On one hand, these systems often...
Abstract—As transistor sizes shrink, interconnects represent an increasing bottleneck for chip desig...