This paper presents a compiler from a standard Hardware Description Language (Verilog HDL) to an asynchronous Control Unit and a synchronous Data Path. The Control Unit, specified as a Signal Transition Graph, can be implemented using research-oriented asynchronous synthesis tools. The Data Path, specified using the Synthesizable Subset of Verilog, can be implemented using state-of-the-art commercial synchronous synthesis tools. Our compiler integrates in a fully automated manner source parsing, control/data splitting, managing the design and inserting matched delays for data bundling constraints. It can be used to produce asynchronous designs in an Application Specific Integrated Circuit design style, since the result is a netlist of stand...
This thesis describes the background and implementation of a novel silicon compiler from a high-leve...
Abstract—We present an automated design approach that leverages the commonly available digital desig...
Abstract—A method is described for synthesising asynchronous circuits based on the Handshake Circuit...
The report has elaborated the Final Year Project (FYP), namely Asynchronous Circuit Design Compiler....
[[abstract]]We propose a method for synthesizing from a behavioral description in a hardware descrip...
We present an asynchronous micropipeline synthesis flow supporting conventional synthesizable HDL sp...
ISBN 2-84813-046-6The inherent asynchronous circuit features (modularity, clockless system, local co...
This paper describes a novel approach to high-level synthesis of complex pipelined circuits, includi...
Abstract This paper presents a straightforward approach for synthesizing a standard VHDL description...
In this paper we present a design tool for automatic synthesis of Verilog behavioral description of ...
In this paper the automated design of an asynchronous DLX microprocessor is presented. The microproc...
With the ever-increasing complexity of digital designs, design abstraction has increased from schema...
An open design framework, which allows mixing asynchronous and synchronous circuit styles, is presen...
As the complexity of synchronous circuits grows, problems such as power consumption, thermal dissipa...
This paper presents a high-level language for describing VLSI circuits designed as a collection of ...
This thesis describes the background and implementation of a novel silicon compiler from a high-leve...
Abstract—We present an automated design approach that leverages the commonly available digital desig...
Abstract—A method is described for synthesising asynchronous circuits based on the Handshake Circuit...
The report has elaborated the Final Year Project (FYP), namely Asynchronous Circuit Design Compiler....
[[abstract]]We propose a method for synthesizing from a behavioral description in a hardware descrip...
We present an asynchronous micropipeline synthesis flow supporting conventional synthesizable HDL sp...
ISBN 2-84813-046-6The inherent asynchronous circuit features (modularity, clockless system, local co...
This paper describes a novel approach to high-level synthesis of complex pipelined circuits, includi...
Abstract This paper presents a straightforward approach for synthesizing a standard VHDL description...
In this paper we present a design tool for automatic synthesis of Verilog behavioral description of ...
In this paper the automated design of an asynchronous DLX microprocessor is presented. The microproc...
With the ever-increasing complexity of digital designs, design abstraction has increased from schema...
An open design framework, which allows mixing asynchronous and synchronous circuit styles, is presen...
As the complexity of synchronous circuits grows, problems such as power consumption, thermal dissipa...
This paper presents a high-level language for describing VLSI circuits designed as a collection of ...
This thesis describes the background and implementation of a novel silicon compiler from a high-leve...
Abstract—We present an automated design approach that leverages the commonly available digital desig...
Abstract—A method is described for synthesising asynchronous circuits based on the Handshake Circuit...