With the prevalence of systems-on-chips there is a growing need for automation and acceleration of the design process. A classical approach is to take a C/C++ specification of the application, convert it to a SystemC (or equivalent) description of hardware implementing this application, and perform successive refinement of the description to improve various design metrics. In this thesis, we present an automated SystemC generation and design space exploration flow alleviating several productivity and design time issues encountered in the current design process. We first automatically convert a subset of C/C++, namely affine program regions, into a full SystemC de- scription through polyhedral model-based techniques while performing powerful...
High-level synthesis (HLS) improves hardware design productivity by using high-level programming lan...
Nowadays, parallel computers have become ubiquitous and currentprocessors contain several execution ...
Abstract1- This paper presents an efficient design exploration environment for high-end core process...
With the prevalence of systems-on-chips there is a growing need for automation and acceleration of t...
The main objective of modern SoC (system-on-chip) designs is to achieve high-performance while maint...
Although SystemC is considered the most promising language for system-on-chip functional modeling, i...
This chapter introduces the design-flow of the MULTICUBE project whose main goal is the definition ...
Designers are confronted with high time-to-market pressure and an increasing demand for computationa...
International audienceApplications like 4G baseband modem require single-chip implementation to meet...
The continued demand for higher performance and more energy efficient systems has fueled interest in...
The contribution of this work builds on top of the established virtual prototype platforms to improv...
The increasing heterogeneity of computing systems enables higher performance and power efficiency. H...
International audienceI. INTRODUCTION In the last years, the integration of specialized hardware acc...
In modern embedded systems, heterogeneous architectures are crucial in achieving desired performance...
The design methods and languages targeted to modern System-on-Chip designs are facing tremendous pre...
High-level synthesis (HLS) improves hardware design productivity by using high-level programming lan...
Nowadays, parallel computers have become ubiquitous and currentprocessors contain several execution ...
Abstract1- This paper presents an efficient design exploration environment for high-end core process...
With the prevalence of systems-on-chips there is a growing need for automation and acceleration of t...
The main objective of modern SoC (system-on-chip) designs is to achieve high-performance while maint...
Although SystemC is considered the most promising language for system-on-chip functional modeling, i...
This chapter introduces the design-flow of the MULTICUBE project whose main goal is the definition ...
Designers are confronted with high time-to-market pressure and an increasing demand for computationa...
International audienceApplications like 4G baseband modem require single-chip implementation to meet...
The continued demand for higher performance and more energy efficient systems has fueled interest in...
The contribution of this work builds on top of the established virtual prototype platforms to improv...
The increasing heterogeneity of computing systems enables higher performance and power efficiency. H...
International audienceI. INTRODUCTION In the last years, the integration of specialized hardware acc...
In modern embedded systems, heterogeneous architectures are crucial in achieving desired performance...
The design methods and languages targeted to modern System-on-Chip designs are facing tremendous pre...
High-level synthesis (HLS) improves hardware design productivity by using high-level programming lan...
Nowadays, parallel computers have become ubiquitous and currentprocessors contain several execution ...
Abstract1- This paper presents an efficient design exploration environment for high-end core process...