The main objective of modern SoC (system-on-chip) designs is to achieve high-performance while maintaining low power consumption and resource usage. However, achieving such a goal is a difficult and time-consuming engineering task due to the vast design space of hardware accelerators and HW/SW task partitioning. Depending on the partitioning decision, communication between parts of the SoC must be also optimized such that the overall runtime including both computation and communication would be fast. In this thesis, we propose an automated approach to iteratively search for a near-optimal SoC design with minimum latency within the targeted power and resource budget. Our approach consists of the following main components: (1) polyhedral-mode...
The design of specialized accelerators is essential to the success of many modern Systems-on-Chip. E...
The ever-increasing computational workload enforces new design approaches for Hardware (HW) and Soft...
The contribution of this work builds on top of the established virtual prototype platforms to improv...
The main objective of modern SoC (system-on-chip) designs is to achieve high-performance while maint...
Modern FPGAs that benefit from advancement in process technology and hard IP cores are increasingly ...
The continued demand for higher performance and more energy efficient systems has fueled interest in...
This dissertation investigates the communication optimization for customizable domain-specific compu...
With reconfigurable fabrics delivering increasing performance over the years, Field-Programmable Gat...
CMOS technology has continuously scaled into deep sub-micron regime. With CMOS scaling, many complex...
With the prevalence of systems-on-chips there is a growing need for automation and acceleration of t...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
International audienceNext generation FPGA circuits will allow the integration of dozens of hard and...
Abstract. The paper proposes a novel heuristic technique for integrated hardware-software partitioni...
Programmable Systems-on-Chips (SoCs) are expected to incorporate a larger number of application-spec...
We consider the problem of minimizing communication with off-chip memory and composition of multiple...
The design of specialized accelerators is essential to the success of many modern Systems-on-Chip. E...
The ever-increasing computational workload enforces new design approaches for Hardware (HW) and Soft...
The contribution of this work builds on top of the established virtual prototype platforms to improv...
The main objective of modern SoC (system-on-chip) designs is to achieve high-performance while maint...
Modern FPGAs that benefit from advancement in process technology and hard IP cores are increasingly ...
The continued demand for higher performance and more energy efficient systems has fueled interest in...
This dissertation investigates the communication optimization for customizable domain-specific compu...
With reconfigurable fabrics delivering increasing performance over the years, Field-Programmable Gat...
CMOS technology has continuously scaled into deep sub-micron regime. With CMOS scaling, many complex...
With the prevalence of systems-on-chips there is a growing need for automation and acceleration of t...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
International audienceNext generation FPGA circuits will allow the integration of dozens of hard and...
Abstract. The paper proposes a novel heuristic technique for integrated hardware-software partitioni...
Programmable Systems-on-Chips (SoCs) are expected to incorporate a larger number of application-spec...
We consider the problem of minimizing communication with off-chip memory and composition of multiple...
The design of specialized accelerators is essential to the success of many modern Systems-on-Chip. E...
The ever-increasing computational workload enforces new design approaches for Hardware (HW) and Soft...
The contribution of this work builds on top of the established virtual prototype platforms to improv...