This paper describes our approaches to raise the level of abstraction at which hardwa-re suitable for accelerating computationally-intensive applications can be specified. Field-Programmable Gate Arrays (FPGAs) are becoming adopted as a computational platform by the high-performance computing community, but there are challenges to extract maximum performance from these devices. Unlike other approaches, our focus is on data memory organisation and input-output bandwidth considerations, which are the typical stumbling block of existing hardware compilation schemes. We describe our approaches, which are based on formal optimization techniques, and present some results showing the advantage of exposing the interaction between data memory system...
UnrestrictedConfigurable architectures offer the unique opportunity of realizing hardware designs ta...
This paper describes an automated approach to hardware design space exploration, through a collabora...
Abstract—While FPGA-based hardware accelerators have repeatedly been demonstrated as a viable option...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
This paper presents a technique for automatic synthesis of high-performance FPGA-based computing mac...
We present an overview of the evolution of programming techniques for Field-Programmable Gate Arrays...
Field programmable gate arrays or FPGAs are the Swiss army knife of the compute accelerators. They a...
Abstract. The DEFACTO project- a Design Environment For Adaptive Computing TechnOlogy- is a system t...
With the large resource densities available on modern FPGAs it is often the available memory bandwid...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
Field-Programmable Gate Arrays (FPGAs) are becoming increasingly important in embedded and high-perf...
Thesis (Ph.D.)--University of Washington, 2022Modern field-programmable gate arrays (FPGAs) have rec...
This paper presents initial work on developing a C compiler for the CoRAM FPGA computing abstraction...
UnrestrictedConfigurable architectures offer the unique opportunity of realizing hardware designs ta...
This paper describes an automated approach to hardware design space exploration, through a collabora...
Abstract—While FPGA-based hardware accelerators have repeatedly been demonstrated as a viable option...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
This paper presents a technique for automatic synthesis of high-performance FPGA-based computing mac...
We present an overview of the evolution of programming techniques for Field-Programmable Gate Arrays...
Field programmable gate arrays or FPGAs are the Swiss army knife of the compute accelerators. They a...
Abstract. The DEFACTO project- a Design Environment For Adaptive Computing TechnOlogy- is a system t...
With the large resource densities available on modern FPGAs it is often the available memory bandwid...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
Field-Programmable Gate Arrays (FPGAs) are becoming increasingly important in embedded and high-perf...
Thesis (Ph.D.)--University of Washington, 2022Modern field-programmable gate arrays (FPGAs) have rec...
This paper presents initial work on developing a C compiler for the CoRAM FPGA computing abstraction...
UnrestrictedConfigurable architectures offer the unique opportunity of realizing hardware designs ta...
This paper describes an automated approach to hardware design space exploration, through a collabora...
Abstract—While FPGA-based hardware accelerators have repeatedly been demonstrated as a viable option...