Traditional automatic test pattern generation achieves high coverage of logic faults in integrated circuits. Automatic test of embedded memory arrays uses built-in self-test. Testing the memories and logic separately does not fully test the critical timing paths that go into or out of memories. Prior research has developed algorithms and software to test the longest paths into and out of embedded memories. However, in this prior work, the test generation time increased superlinearly with memory size. This is contrary to the intuition that the time should rise approximately linearly with memory size. This behavior limits the algorithm to circuits with relatively small memories. The focus of this research is to analyze the time complexity of ...
PhD ThesisThis thesis presents a practical scenario for asynchronous logic implementation that would...
PhD ThesisAs further advances are made in semiconductor manufacturing technology the performance of ...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Memory arrays cannot be as easily tested as other storage elements in a chip. Most of the flip-flops...
This research describes an approach for path generation using an observability metric for delay test...
This dissertation focuses on improving the accuracy and efficiency of path delay test generation usi...
The ever increasing complexity and size of digital circuits complemented by Deep Sub Micron (DSM) te...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
Testing of delay defects is necessary in deep submicron (DSM) technologies. High coverage delay test...
Scan-based delay test achieves high fault coverage due to its improved controllability and observabi...
This research describes an approach to test metastability of flip-flops with help of multiple at-spe...
Delay testing is used to detect timing defects and ensure that a circuit meets its timing specificat...
In this research, we focus on the development of an algorithm that is used to generate a minimal num...
Delay test is an essential structural manufacturing test used to determine the maximal frequency at ...
The primary metrics associated with a logic gate's performance are speed, power, and area. We defin...
PhD ThesisThis thesis presents a practical scenario for asynchronous logic implementation that would...
PhD ThesisAs further advances are made in semiconductor manufacturing technology the performance of ...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Memory arrays cannot be as easily tested as other storage elements in a chip. Most of the flip-flops...
This research describes an approach for path generation using an observability metric for delay test...
This dissertation focuses on improving the accuracy and efficiency of path delay test generation usi...
The ever increasing complexity and size of digital circuits complemented by Deep Sub Micron (DSM) te...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
Testing of delay defects is necessary in deep submicron (DSM) technologies. High coverage delay test...
Scan-based delay test achieves high fault coverage due to its improved controllability and observabi...
This research describes an approach to test metastability of flip-flops with help of multiple at-spe...
Delay testing is used to detect timing defects and ensure that a circuit meets its timing specificat...
In this research, we focus on the development of an algorithm that is used to generate a minimal num...
Delay test is an essential structural manufacturing test used to determine the maximal frequency at ...
The primary metrics associated with a logic gate's performance are speed, power, and area. We defin...
PhD ThesisThis thesis presents a practical scenario for asynchronous logic implementation that would...
PhD ThesisAs further advances are made in semiconductor manufacturing technology the performance of ...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...