[[abstract]]© 1997 Institute of Electrical and Electronics Engineers - The authors present a new fast algorithm along with its systolic array implementation for computing the N-point discrete cosine transform (DCT), where N is a power of two. The architecture requires log2 N multipliers and can evaluate one complete N-point DCT (i.e., N transform samples) every N clock cycles. Due to the features of regularity and modularity, it is well suited to VLSI implementation. As compared to existing systolic DCT designs with the same throughput performance, the proposed one involves much less hardware complexity[[department]]電機工程學
In this paper, a reduced complexity algorithm for computation of the discrete sine transform (DST) i...
Abstract: This paper proposes an algorithm for computation of discrete cosine transformation (DCT) w...
[[abstract]]In this paper, a fast computation algorithm for the two-dimensional discrete cosine tran...
[[abstract]]© 1996 Institute of Electrical and Electronics Engineers - This paper presents a fast al...
This paper presents a fast algorithm along with its systolic array implementation for computing the ...
[[abstract]]This paper presents a fast algorithm along with its systolic array implementation for co...
In this paper a new algorithm for computing N-point DCT, where N=4r, r>1 is presented. A new algorit...
[[abstract]]A new systolic array without matrix transposition hardware is proposed to compute the tw...
Abstract—A reduced-complexity convolutional formulation is presented for systolic implementation of ...
[[abstract]]This paper presents a linear systolic array and a 2-D systolic array for computing the 1...
[[abstract]]A new systolic array without matrix transposition hardware is proposed to compute the tw...
The thesis aims to develop algorithms for fast computation of DCT for various sequence lengths. The ...
[[abstract]]© 1995 Institute of Electrical and Electronics Engineers - The authors present an algori...
[[abstract]]© 1994 Institute of Electrical and Electronics Engineers - In this paper, we propose a l...
1990 IEEE Region 10 Conference on Computer and Communication Systems - IEEE TENCON '90, Hong Kong, 2...
In this paper, a reduced complexity algorithm for computation of the discrete sine transform (DST) i...
Abstract: This paper proposes an algorithm for computation of discrete cosine transformation (DCT) w...
[[abstract]]In this paper, a fast computation algorithm for the two-dimensional discrete cosine tran...
[[abstract]]© 1996 Institute of Electrical and Electronics Engineers - This paper presents a fast al...
This paper presents a fast algorithm along with its systolic array implementation for computing the ...
[[abstract]]This paper presents a fast algorithm along with its systolic array implementation for co...
In this paper a new algorithm for computing N-point DCT, where N=4r, r>1 is presented. A new algorit...
[[abstract]]A new systolic array without matrix transposition hardware is proposed to compute the tw...
Abstract—A reduced-complexity convolutional formulation is presented for systolic implementation of ...
[[abstract]]This paper presents a linear systolic array and a 2-D systolic array for computing the 1...
[[abstract]]A new systolic array without matrix transposition hardware is proposed to compute the tw...
The thesis aims to develop algorithms for fast computation of DCT for various sequence lengths. The ...
[[abstract]]© 1995 Institute of Electrical and Electronics Engineers - The authors present an algori...
[[abstract]]© 1994 Institute of Electrical and Electronics Engineers - In this paper, we propose a l...
1990 IEEE Region 10 Conference on Computer and Communication Systems - IEEE TENCON '90, Hong Kong, 2...
In this paper, a reduced complexity algorithm for computation of the discrete sine transform (DST) i...
Abstract: This paper proposes an algorithm for computation of discrete cosine transformation (DCT) w...
[[abstract]]In this paper, a fast computation algorithm for the two-dimensional discrete cosine tran...